PNG  IHDRQgAMA a cHRMz&u0`:pQ<bKGDgmIDATxwUﹻ& ^CX(J I@ "% (** BX +*i"]j(IH{~R)[~>h{}gy)I$Ij .I$I$ʊy@}x.: $I$Ii}VZPC)I$IF ^0ʐJ$I$Q^}{"r=OzI$gRZeC.IOvH eKX $IMpxsk.쒷/&r[޳<v| .I~)@$updYRa$I |M.e JaֶpSYR6j>h%IRز if&uJ)M$I vLi=H;7UJ,],X$I1AҒJ$ XY XzI@GNҥRT)E@;]K*Mw;#5_wOn~\ DC&$(A5 RRFkvIR}l!RytRl;~^ǷJj اy뷦BZJr&ӥ8Pjw~vnv X^(I;4R=P[3]J,]ȏ~:3?[ a&e)`e*P[4]T=Cq6R[ ~ޤrXR Հg(t_HZ-Hg M$ãmL5R uk*`%C-E6/%[t X.{8P9Z.vkXŐKjgKZHg(aK9ڦmKjѺm_ \#$5,)-  61eJ,5m| r'= &ڡd%-]J on Xm|{ RҞe $eڧY XYrԮ-a7RK6h>n$5AVڴi*ֆK)mѦtmr1p| q:흺,)Oi*ֺK)ܬ֦K-5r3>0ԔHjJئEZj,%re~/z%jVMڸmrt)3]J,T K֦OvԒgii*bKiNO~%PW0=dii2tJ9Jݕ{7"I P9JKTbu,%r"6RKU}Ij2HKZXJ,妝 XYrP ެ24c%i^IK|.H,%rb:XRl1X4Pe/`x&P8Pj28Mzsx2r\zRPz4J}yP[g=L) .Q[6RjWgp FIH*-`IMRaK9TXcq*I y[jE>cw%gLRԕiFCj-ďa`#e~I j,%r,)?[gp FI˨mnWX#>mʔ XA DZf9,nKҲzIZXJ,L#kiPz4JZF,I,`61%2s $,VOϚ2/UFJfy7K> X+6 STXIeJILzMfKm LRaK9%|4p9LwJI!`NsiazĔ)%- XMq>pk$-$Q2x#N ؎-QR}ᶦHZډ)J,l#i@yn3LN`;nڔ XuX5pF)m|^0(>BHF9(cզEerJI rg7 4I@z0\JIi䵙RR0s;$s6eJ,`n 䂦0a)S)A 1eJ,堌#635RIgpNHuTH_SԕqVe ` &S)>p;S$魁eKIuX`I4춒o}`m$1":PI<[v9^\pTJjriRŭ P{#{R2,`)e-`mgj~1ϣLKam7&U\j/3mJ,`F;M'䱀 .KR#)yhTq;pcK9(q!w?uRR,n.yw*UXj#\]ɱ(qv2=RqfB#iJmmL<]Y͙#$5 uTU7ӦXR+q,`I}qL'`6Kͷ6r,]0S$- [RKR3oiRE|nӦXR.(i:LDLTJjY%o:)6rxzҒqTJjh㞦I.$YR.ʼnGZ\ֿf:%55 I˼!6dKxm4E"mG_ s? .e*?LRfK9%q#uh$)i3ULRfK9yxm܌bj84$i1U^@Wbm4uJ,ҪA>_Ij?1v32[gLRD96oTaR׿N7%L2 NT,`)7&ƝL*꽙yp_$M2#AS,`)7$rkTA29_Iye"|/0t)$n XT2`YJ;6Jx".e<`$) PI$5V4]29SRI>~=@j]lp2`K9Jaai^" Ԋ29ORI%:XV5]JmN9]H;1UC39NI%Xe78t)a;Oi Ҙ>Xt"~G>_mn:%|~ޅ_+]$o)@ǀ{hgN;IK6G&rp)T2i୦KJuv*T=TOSV>(~D>dm,I*Ɛ:R#ۙNI%D>G.n$o;+#RR!.eU˽TRI28t)1LWϚ>IJa3oFbu&:tJ*(F7y0ZR ^p'Ii L24x| XRI%ۄ>S1]Jy[zL$adB7.eh4%%누>WETf+3IR:I3Xה)3אOۦSRO'ٺ)S}"qOr[B7ϙ.edG)^ETR"RtRݜh0}LFVӦDB^k_JDj\=LS(Iv─aTeZ%eUAM-0;~˃@i|l @S4y72>sX-vA}ϛBI!ݎߨWl*)3{'Y|iSlEڻ(5KtSI$Uv02,~ԩ~x;P4ցCrO%tyn425:KMlD ^4JRxSهF_}شJTS6uj+ﷸk$eZO%G*^V2u3EMj3k%)okI]dT)URKDS 7~m@TJR~荪fT"֛L \sM -0T KfJz+nإKr L&j()[E&I ߴ>e FW_kJR|!O:5/2跌3T-'|zX ryp0JS ~^F>-2< `*%ZFP)bSn"L :)+pʷf(pO3TMW$~>@~ū:TAIsV1}S2<%ޟM?@iT ,Eūoz%i~g|`wS(]oȤ8)$ ntu`өe`6yPl IzMI{ʣzʨ )IZ2= ld:5+請M$-ї;U>_gsY$ÁN5WzWfIZ)-yuXIfp~S*IZdt;t>KūKR|$#LcԀ+2\;kJ`]YǔM1B)UbG"IRߊ<xܾӔJ0Z='Y嵤 Leveg)$znV-º^3Ւof#0Tfk^Zs[*I꯳3{)ˬW4Ւ4 OdpbZRS|*I 55#"&-IvT&/윚Ye:i$ 9{LkuRe[I~_\ؠ%>GL$iY8 9ܕ"S`kS.IlC;Ҏ4x&>u_0JLr<J2(^$5L s=MgV ~,Iju> 7r2)^=G$1:3G< `J3~&IR% 6Tx/rIj3O< ʔ&#f_yXJiގNSz; Tx(i8%#4 ~AS+IjerIUrIj362v885+IjAhK__5X%nV%Iͳ-y|7XV2v4fzo_68"S/I-qbf; LkF)KSM$ Ms>K WNV}^`-큧32ŒVؙGdu,^^m%6~Nn&͓3ŒVZMsRpfEW%IwdǀLm[7W&bIRL@Q|)* i ImsIMmKmyV`i$G+R 0tV'!V)֏28vU7͒vHꦼtxꗞT ;S}7Mf+fIRHNZUkUx5SAJㄌ9MqμAIRi|j5)o*^'<$TwI1hEU^c_j?Е$%d`z cyf,XO IJnTgA UXRD }{H}^S,P5V2\Xx`pZ|Yk:$e ~ @nWL.j+ϝYb퇪bZ BVu)u/IJ_ 1[p.p60bC >|X91P:N\!5qUB}5a5ja `ubcVxYt1N0Zzl4]7­gKj]?4ϻ *[bg$)+À*x쳀ogO$~,5 زUS9 lq3+5mgw@np1sso Ӻ=|N6 /g(Wv7U;zωM=wk,0uTg_`_P`uz?2yI!b`kĸSo+Qx%!\οe|އԁKS-s6pu_(ֿ$i++T8=eY; צP+phxWQv*|p1. ά. XRkIQYP,drZ | B%wP|S5`~́@i޾ E;Չaw{o'Q?%iL{u D?N1BD!owPHReFZ* k_-~{E9b-~P`fE{AܶBJAFO wx6Rox5 K5=WwehS8 (JClJ~ p+Fi;ŗo+:bD#g(C"wA^ r.F8L;dzdIHUX݆ϞXg )IFqem%I4dj&ppT{'{HOx( Rk6^C٫O.)3:s(۳(Z?~ٻ89zmT"PLtw䥈5&b<8GZ-Y&K?e8,`I6e(֍xb83 `rzXj)F=l($Ij 2*(F?h(/9ik:I`m#p3MgLaKjc/U#n5S# m(^)=y=đx8ŬI[U]~SцA4p$-F i(R,7Cx;X=cI>{Km\ o(Tv2vx2qiiDJN,Ҏ!1f 5quBj1!8 rDFd(!WQl,gSkL1Bxg''՞^ǘ;pQ P(c_ IRujg(Wz bs#P­rz> k c&nB=q+ؔXn#r5)co*Ũ+G?7< |PQӣ'G`uOd>%Mctz# Ԫڞ&7CaQ~N'-P.W`Oedp03C!IZcIAMPUۀ5J<\u~+{9(FbbyAeBhOSܳ1 bÈT#ŠyDžs,`5}DC-`̞%r&ڙa87QWWp6e7 Rϫ/oY ꇅ Nܶըtc!LA T7V4Jsū I-0Pxz7QNF_iZgúWkG83 0eWr9 X]㾮݁#Jˢ C}0=3ݱtBi]_ &{{[/o[~ \q鯜00٩|cD3=4B_b RYb$óBRsf&lLX#M*C_L܄:gx)WΘsGSbuL rF$9';\4Ɍq'n[%p.Q`u hNb`eCQyQ|l_C>Lb꟟3hSb #xNxSs^ 88|Mz)}:](vbۢamŖ࿥ 0)Q7@0=?^k(*J}3ibkFn HjB׻NO z x}7p 0tfDX.lwgȔhԾŲ }6g E |LkLZteu+=q\Iv0쮑)QٵpH8/2?Σo>Jvppho~f>%bMM}\//":PTc(v9v!gոQ )UfVG+! 35{=x\2+ki,y$~A1iC6#)vC5^>+gǵ@1Hy٪7u;p psϰu/S <aʸGu'tD1ԝI<pg|6j'p:tպhX{o(7v],*}6a_ wXRk,O]Lܳ~Vo45rp"N5k;m{rZbΦ${#)`(Ŵg,;j%6j.pyYT?}-kBDc3qA`NWQū20/^AZW%NQ MI.X#P#,^Ebc&?XR tAV|Y.1!؅⨉ccww>ivl(JT~ u`ٵDm q)+Ri x/x8cyFO!/*!/&,7<.N,YDŽ&ܑQF1Bz)FPʛ?5d 6`kQձ λc؎%582Y&nD_$Je4>a?! ͨ|ȎWZSsv8 j(I&yj Jb5m?HWp=g}G3#|I,5v珿] H~R3@B[☉9Ox~oMy=J;xUVoj bUsl_35t-(ՃɼRB7U!qc+x4H_Qo֮$[GO<4`&č\GOc[.[*Af%mG/ ňM/r W/Nw~B1U3J?P&Y )`ѓZ1p]^l“W#)lWZilUQu`-m|xĐ,_ƪ|9i:_{*(3Gѧ}UoD+>m_?VPۅ15&}2|/pIOʵ> GZ9cmíتmnz)yߐbD >e}:) r|@R5qVSA10C%E_'^8cR7O;6[eKePGϦX7jb}OTGO^jn*媓7nGMC t,k31Rb (vyܴʭ!iTh8~ZYZp(qsRL ?b}cŨʊGO^!rPJO15MJ[c&~Z`"ѓޔH1C&^|Ш|rʼ,AwĴ?b5)tLU)F| &g٣O]oqSUjy(x<Ϳ3 .FSkoYg2 \_#wj{u'rQ>o;%n|F*O_L"e9umDds?.fuuQbIWz |4\0 sb;OvxOSs; G%T4gFRurj(֍ڑb uԖKDu1MK{1^ q; C=6\8FR艇!%\YÔU| 88m)֓NcLve C6z;o&X x59:q61Z(T7>C?gcļxѐ Z oo-08jہ x,`' ҔOcRlf~`jj".Nv+sM_]Zk g( UOPyεx%pUh2(@il0ݽQXxppx-NS( WO+轾 nFߢ3M<;z)FBZjciu/QoF 7R¥ ZFLF~#ȣߨ^<쩡ݛкvџ))ME>ώx4m#!-m!L;vv#~Y[đKmx9.[,UFS CVkZ +ߟrY٧IZd/ioi$%͝ب_ֶX3ܫhNU ZZgk=]=bbJS[wjU()*I =ώ:}-蹞lUj:1}MWm=̛ _ ¾,8{__m{_PVK^n3esw5ӫh#$-q=A̟> ,^I}P^J$qY~Q[ Xq9{#&T.^GVj__RKpn,b=`żY@^՝;z{paVKkQXj/)y TIc&F;FBG7wg ZZDG!x r_tƢ!}i/V=M/#nB8 XxЫ ^@CR<{䤭YCN)eKOSƟa $&g[i3.C6xrOc8TI;o hH6P&L{@q6[ Gzp^71j(l`J}]e6X☉#͕ ׈$AB1Vjh㭦IRsqFBjwQ_7Xk>y"N=MB0 ,C #o6MRc0|$)ف"1!ixY<B9mx `,tA>)5ػQ?jQ?cn>YZe Tisvh# GMމȇp:ԴVuږ8ɼH]C.5C!UV;F`mbBk LTMvPʍϤj?ԯ/Qr1NB`9s"s TYsz &9S%U԰> {<ؿSMxB|H\3@!U| k']$U+> |HHMLޢ?V9iD!-@x TIî%6Z*9X@HMW#?nN ,oe6?tQwڱ.]-y':mW0#!J82qFjH -`ѓ&M0u Uγmxϵ^-_\])@0Rt.8/?ٰCY]x}=sD3ojަЫNuS%U}ԤwHH>ڗjܷ_3gN q7[q2la*ArǓԖ+p8/RGM ]jacd(JhWko6ڎbj]i5Bj3+3!\j1UZLsLTv8HHmup<>gKMJj0@H%,W΃7R) ">c, xixј^ aܖ>H[i.UIHc U1=yW\=S*GR~)AF=`&2h`DzT󑓶J+?W+}C%P:|0H܆}-<;OC[~o.$~i}~HQ TvXΈr=b}$vizL4:ȰT|4~*!oXQR6Lk+#t/g lԁߖ[Jڶ_N$k*". xsxX7jRVbAAʯKҎU3)zSNN _'s?f)6X!%ssAkʱ>qƷb hg %n ~p1REGMHH=BJiy[<5 ǁJҖgKR*倳e~HUy)Ag,K)`Vw6bRR:qL#\rclK/$sh*$ 6덤 KԖc 3Z9=Ɣ=o>X Ώ"1 )a`SJJ6k(<c e{%kϊP+SL'TcMJWRm ŏ"w)qc ef꒵i?b7b('"2r%~HUS1\<(`1Wx9=8HY9m:X18bgD1u ~|H;K-Uep,, C1 RV.MR5άh,tWO8WC$ XRVsQS]3GJ|12 [vM :k#~tH30Rf-HYݺ-`I9%lIDTm\ S{]9gOڒMNCV\G*2JRŨ;Rҏ^ڽ̱mq1Eu?To3I)y^#jJw^Ńj^vvlB_⋌P4x>0$c>K†Aļ9s_VjTt0l#m>E-,,x,-W)سo&96RE XR.6bXw+)GAEvL)͞K4$p=Ũi_ѱOjb HY/+@θH9޼]Nԥ%n{ &zjT? Ty) s^ULlb,PiTf^<À] 62R^V7)S!nllS6~͝V}-=%* ʻ>G DnK<y&>LPy7'r=Hj 9V`[c"*^8HpcO8bnU`4JȪAƋ#1_\ XϘHPRgik(~G~0DAA_2p|J묭a2\NCr]M_0 ^T%e#vD^%xy-n}-E\3aS%yN!r_{ )sAw ڼp1pEAk~v<:`'ӭ^5 ArXOI驻T (dk)_\ PuA*BY]yB"l\ey hH*tbK)3 IKZ򹞋XjN n *n>k]X_d!ryBH ]*R 0(#'7 %es9??ښFC,ՁQPjARJ\Ρw K#jahgw;2$l*) %Xq5!U᢯6Re] |0[__64ch&_}iL8KEgҎ7 M/\`|.p,~`a=BR?xܐrQ8K XR2M8f ?`sgWS%" Ԉ 7R%$ N}?QL1|-эټwIZ%pvL3Hk>,ImgW7{E xPHx73RA @RS CC !\ȟ5IXR^ZxHл$Q[ŝ40 (>+ _C >BRt<,TrT {O/H+˟Pl6 I B)/VC<6a2~(XwV4gnXR ϱ5ǀHٻ?tw똤Eyxp{#WK qG%5],(0ӈH HZ])ג=K1j&G(FbM@)%I` XRg ʔ KZG(vP,<`[ Kn^ SJRsAʠ5xՅF`0&RbV tx:EaUE/{fi2;.IAwW8/tTxAGOoN?G}l L(n`Zv?pB8K_gI+ܗ #i?ޙ.) p$utc ~DžfՈEo3l/)I-U?aԅ^jxArA ΧX}DmZ@QLےbTXGd.^|xKHR{|ΕW_h] IJ`[G9{).y) 0X YA1]qp?p_k+J*Y@HI>^?gt.06Rn ,` ?);p pSF9ZXLBJPWjgQ|&)7! HjQt<| ؅W5 x W HIzYoVMGP Hjn`+\(dNW)F+IrS[|/a`K|ͻ0Hj{R,Q=\ (F}\WR)AgSG`IsnAR=|8$}G(vC$)s FBJ?]_u XRvύ6z ŨG[36-T9HzpW̞ú Xg큽=7CufzI$)ki^qk-) 0H*N` QZkk]/tnnsI^Gu't=7$ Z;{8^jB% IItRQS7[ϭ3 $_OQJ`7!]W"W,)Iy W AJA;KWG`IY{8k$I$^%9.^(`N|LJ%@$I}ֽp=FB*xN=gI?Q{٥4B)mw $Igc~dZ@G9K X?7)aK%݅K$IZ-`IpC U6$I\0>!9k} Xa IIS0H$I H ?1R.Чj:4~Rw@p$IrA*u}WjWFPJ$I➓/6#! LӾ+ X36x8J |+L;v$Io4301R20M I$-E}@,pS^ޟR[/s¹'0H$IKyfŸfVOπFT*a$I>He~VY/3R/)>d$I>28`Cjw,n@FU*9ttf$I~<;=/4RD~@ X-ѕzἱI$: ԍR a@b X{+Qxuq$IЛzo /~3\8ڒ4BN7$IҀj V]n18H$IYFBj3̵̚ja pp $Is/3R Ӻ-Yj+L;.0ŔI$Av? #!5"aʄj}UKmɽH$IjCYs?h$IDl843.v}m7UiI=&=0Lg0$I4: embe` eQbm0u? $IT!Sƍ'-sv)s#C0:XB2a w I$zbww{."pPzO =Ɔ\[ o($Iaw]`E).Kvi:L*#gР7[$IyGPI=@R 4yR~̮´cg I$I/<tPͽ hDgo 94Z^k盇΄8I56^W$I^0̜N?4*H`237}g+hxoq)SJ@p|` $I%>-hO0eO>\ԣNߌZD6R=K ~n($I$y3D>o4b#px2$yڪtzW~a $I~?x'BwwpH$IZݑnC㧄Pc_9sO gwJ=l1:mKB>Ab<4Lp$Ib o1ZQ@85b̍ S'F,Fe,^I$IjEdù{l4 8Ys_s Z8.x m"+{~?q,Z D!I$ϻ'|XhB)=…']M>5 rgotԎ 獽PH$IjIPhh)n#cÔqA'ug5qwU&rF|1E%I$%]!'3AFD/;Ck_`9 v!ٴtPV;x`'*bQa w I$Ix5 FC3D_~A_#O݆DvV?<qw+I$I{=Z8".#RIYyjǪ=fDl9%M,a8$I$Ywi[7ݍFe$s1ՋBVA?`]#!oz4zjLJo8$I$%@3jAa4(o ;p,,dya=F9ً[LSPH$IJYЉ+3> 5"39aZ<ñh!{TpBGkj}Sp $IlvF.F$I z< '\K*qq.f<2Y!S"-\I$IYwčjF$ w9 \ߪB.1v!Ʊ?+r:^!I$BϹB H"B;L'G[ 4U#5>੐)|#o0aڱ$I>}k&1`U#V?YsV x>{t1[I~D&(I$I/{H0fw"q"y%4 IXyE~M3 8XψL}qE$I[> nD?~sf ]o΁ cT6"?'_Ἣ $I>~.f|'!N?⟩0G KkXZE]ޡ;/&?k OۘH$IRۀwXӨ<7@PnS04aӶp.:@\IWQJ6sS%I$e5ڑv`3:x';wq_vpgHyXZ 3gЂ7{{EuԹn±}$I$8t;b|591nءQ"P6O5i }iR̈́%Q̄p!I䮢]O{H$IRϻ9s֧ a=`- aB\X0"+5"C1Hb?߮3x3&gşggl_hZ^,`5?ߎvĸ%̀M!OZC2#0x LJ0 Gw$I$I}<{Eb+y;iI,`ܚF:5ܛA8-O-|8K7s|#Z8a&><a&/VtbtLʌI$I$I$I$I$I$IRjDD%tEXtdate:create2022-05-31T04:40:26+00:00!Î%tEXtdate:modify2022-05-31T04:40:26+00:00|{2IENDB` sh-3ll

HOME


sh-3ll 1.0
DIR:/usr/src/kernels/4.18.0-553.16.1.lve.1.el8.x86_64/include/linux/mfd/da9055/
Upload File :
Current File : //usr/src/kernels/4.18.0-553.16.1.lve.1.el8.x86_64/include/linux/mfd/da9055/reg.h
/*
 * DA9055 declarations for DA9055 PMICs.
 *
 * Copyright(c) 2012 Dialog Semiconductor Ltd.
 *
 * Author: David Dajun Chen <dchen@diasemi.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 */

#ifndef __DA9055_REG_H
#define __DA9055_REG_H

/*
 * PMIC registers
 */
 /* PAGE0 */
#define	DA9055_REG_PAGE_CON		0x00

/* System Control and Event Registers */
#define	DA9055_REG_STATUS_A		0x01
#define	DA9055_REG_STATUS_B		0x02
#define	DA9055_REG_FAULT_LOG		0x03
#define	DA9055_REG_EVENT_A		0x04
#define	DA9055_REG_EVENT_B		0x05
#define	DA9055_REG_EVENT_C		0x06
#define	DA9055_REG_IRQ_MASK_A		0x07
#define	DA9055_REG_IRQ_MASK_B		0x08
#define	DA9055_REG_IRQ_MASK_C		0x09
#define	DA9055_REG_CONTROL_A		0x0A
#define	DA9055_REG_CONTROL_B		0x0B
#define	DA9055_REG_CONTROL_C		0x0C
#define	DA9055_REG_CONTROL_D		0x0D
#define	DA9055_REG_CONTROL_E		0x0E
#define	DA9055_REG_PD_DIS		0x0F

/* GPIO Control Registers */
#define	DA9055_REG_GPIO0_1		0x10
#define	DA9055_REG_GPIO2		0x11
#define	DA9055_REG_GPIO_MODE0_2		0x12

/* Regulator Control Registers */
#define	DA9055_REG_BCORE_CONT		0x13
#define	DA9055_REG_BMEM_CONT		0x14
#define	DA9055_REG_LDO1_CONT		0x15
#define	DA9055_REG_LDO2_CONT		0x16
#define	DA9055_REG_LDO3_CONT		0x17
#define	DA9055_REG_LDO4_CONT		0x18
#define	DA9055_REG_LDO5_CONT		0x19
#define	DA9055_REG_LDO6_CONT		0x1A

/* GP-ADC Control Registers */
#define	DA9055_REG_ADC_MAN		0x1B
#define	DA9055_REG_ADC_CONT		0x1C
#define	DA9055_REG_VSYS_MON		0x1D
#define	DA9055_REG_ADC_RES_L		0x1E
#define	DA9055_REG_ADC_RES_H		0x1F
#define	DA9055_REG_VSYS_RES		0x20
#define	DA9055_REG_ADCIN1_RES		0x21
#define	DA9055_REG_ADCIN2_RES		0x22
#define	DA9055_REG_ADCIN3_RES		0x23

/* Sequencer Control Registers */
#define	DA9055_REG_EN_32K		0x35

/* Regulator Setting Registers */
#define	DA9055_REG_BUCK_LIM		0x37
#define	DA9055_REG_BCORE_MODE		0x38
#define	DA9055_REG_VBCORE_A		0x39
#define	DA9055_REG_VBMEM_A		0x3A
#define	DA9055_REG_VLDO1_A		0x3B
#define	DA9055_REG_VLDO2_A		0x3C
#define	DA9055_REG_VLDO3_A		0x3D
#define	DA9055_REG_VLDO4_A		0x3E
#define	DA9055_REG_VLDO5_A		0x3F
#define	DA9055_REG_VLDO6_A		0x40
#define	DA9055_REG_VBCORE_B		0x41
#define	DA9055_REG_VBMEM_B		0x42
#define	DA9055_REG_VLDO1_B		0x43
#define	DA9055_REG_VLDO2_B		0x44
#define	DA9055_REG_VLDO3_B		0x45
#define	DA9055_REG_VLDO4_B		0x46
#define	DA9055_REG_VLDO5_B		0x47
#define	DA9055_REG_VLDO6_B		0x48

/* GP-ADC Threshold Registers */
#define	DA9055_REG_AUTO1_HIGH		0x49
#define	DA9055_REG_AUTO1_LOW		0x4A
#define	DA9055_REG_AUTO2_HIGH		0x4B
#define	DA9055_REG_AUTO2_LOW		0x4C
#define	DA9055_REG_AUTO3_HIGH		0x4D
#define	DA9055_REG_AUTO3_LOW		0x4E

/* OTP */
#define	DA9055_REG_OPT_COUNT		0x50
#define	DA9055_REG_OPT_ADDR		0x51
#define	DA9055_REG_OPT_DATA		0x52

/* RTC Calendar and Alarm Registers */
#define	DA9055_REG_COUNT_S		0x53
#define	DA9055_REG_COUNT_MI		0x54
#define	DA9055_REG_COUNT_H		0x55
#define	DA9055_REG_COUNT_D		0x56
#define	DA9055_REG_COUNT_MO		0x57
#define	DA9055_REG_COUNT_Y		0x58
#define	DA9055_REG_ALARM_MI		0x59
#define	DA9055_REG_ALARM_H		0x5A
#define	DA9055_REG_ALARM_D		0x5B
#define	DA9055_REG_ALARM_MO		0x5C
#define	DA9055_REG_ALARM_Y		0x5D
#define	DA9055_REG_SECOND_A		0x5E
#define	DA9055_REG_SECOND_B		0x5F
#define	DA9055_REG_SECOND_C		0x60
#define	DA9055_REG_SECOND_D		0x61

/* Customer Trim and Configuration */
#define	DA9055_REG_T_OFFSET		0x63
#define	DA9055_REG_INTERFACE		0x64
#define	DA9055_REG_CONFIG_A		0x65
#define	DA9055_REG_CONFIG_B		0x66
#define	DA9055_REG_CONFIG_C		0x67
#define	DA9055_REG_CONFIG_D		0x68
#define	DA9055_REG_CONFIG_E		0x69
#define	DA9055_REG_TRIM_CLDR		0x6F

/* General Purpose Registers */
#define	DA9055_REG_GP_ID_0		0x70
#define	DA9055_REG_GP_ID_1		0x71
#define	DA9055_REG_GP_ID_2		0x72
#define	DA9055_REG_GP_ID_3		0x73
#define	DA9055_REG_GP_ID_4		0x74
#define	DA9055_REG_GP_ID_5		0x75
#define	DA9055_REG_GP_ID_6		0x76
#define	DA9055_REG_GP_ID_7		0x77
#define	DA9055_REG_GP_ID_8		0x78
#define	DA9055_REG_GP_ID_9		0x79
#define	DA9055_REG_GP_ID_10		0x7A
#define	DA9055_REG_GP_ID_11		0x7B
#define	DA9055_REG_GP_ID_12		0x7C
#define	DA9055_REG_GP_ID_13		0x7D
#define	DA9055_REG_GP_ID_14		0x7E
#define	DA9055_REG_GP_ID_15		0x7F
#define	DA9055_REG_GP_ID_16		0x80
#define	DA9055_REG_GP_ID_17		0x81
#define	DA9055_REG_GP_ID_18		0x82
#define	DA9055_REG_GP_ID_19		0x83

#define DA9055_MAX_REGISTER_CNT		DA9055_REG_GP_ID_19

/*
 * PMIC registers bits
 */

/* DA9055_REG_PAGE_CON (addr=0x00) */
#define	DA9055_PAGE_WRITE_MODE		(0<<6)
#define	DA9055_REPEAT_WRITE_MODE	(1<<6)

/* DA9055_REG_STATUS_A (addr=0x01) */
#define	DA9055_NOKEY_STS		0x01
#define	DA9055_WAKE_STS			0x02
#define	DA9055_DVC_BUSY_STS		0x04
#define	DA9055_COMP1V2_STS		0x08
#define	DA9055_NJIG_STS			0x10
#define	DA9055_LDO5_LIM_STS		0x20
#define	DA9055_LDO6_LIM_STS		0x40

/* DA9055_REG_STATUS_B (addr=0x02) */
#define	DA9055_GPI0_STS			0x01
#define	DA9055_GPI1_STS			0x02
#define	DA9055_GPI2_STS			0x04

/* DA9055_REG_FAULT_LOG (addr=0x03) */
#define	DA9055_TWD_ERROR_FLG		0x01
#define	DA9055_POR_FLG			0x02
#define	DA9055_VDD_FAULT_FLG		0x04
#define	DA9055_VDD_START_FLG		0x08
#define	DA9055_TEMP_CRIT_FLG		0x10
#define	DA9055_KEY_RESET_FLG		0x20
#define	DA9055_WAIT_SHUT_FLG		0x80

/* DA9055_REG_EVENT_A (addr=0x04) */
#define	DA9055_NOKEY_EINT		0x01
#define	DA9055_ALARM_EINT		0x02
#define	DA9055_TICK_EINT		0x04
#define	DA9055_ADC_RDY_EINT		0x08
#define	DA9055_SEQ_RDY_EINT		0x10
#define	DA9055_EVENTS_B_EINT		0x20
#define	DA9055_EVENTS_C_EINT		0x40

/* DA9055_REG_EVENT_B (addr=0x05) */
#define	DA9055_E_WAKE_EINT		0x01
#define	DA9055_E_TEMP_EINT		0x02
#define	DA9055_E_COMP1V2_EINT		0x04
#define	DA9055_E_LDO_LIM_EINT		0x08
#define	DA9055_E_NJIG_EINT		0x20
#define	DA9055_E_VDD_MON_EINT		0x40
#define	DA9055_E_VDD_WARN_EINT		0x80

/* DA9055_REG_EVENT_C (addr=0x06) */
#define	DA9055_E_GPI0_EINT		0x01
#define	DA9055_E_GPI1_EINT		0x02
#define	DA9055_E_GPI2_EINT		0x04

/* DA9055_REG_IRQ_MASK_A (addr=0x07) */
#define	DA9055_M_NONKEY_EINT		0x01
#define	DA9055_M_ALARM_EINT		0x02
#define	DA9055_M_TICK_EINT		0x04
#define	DA9055_M_ADC_RDY_EINT		0x08
#define	DA9055_M_SEQ_RDY_EINT		0x10

/* DA9055_REG_IRQ_MASK_B (addr=0x08) */
#define	DA9055_M_WAKE_EINT		0x01
#define	DA9055_M_TEMP_EINT		0x02
#define	DA9055_M_COMP_1V2_EINT		0x04
#define	DA9055_M_LDO_LIM_EINT		0x08
#define	DA9055_M_NJIG_EINT		0x20
#define	DA9055_M_VDD_MON_EINT		0x40
#define	DA9055_M_VDD_WARN_EINT		0x80

/* DA9055_REG_IRQ_MASK_C (addr=0x09) */
#define	DA9055_M_GPI0_EINT		0x01
#define	DA9055_M_GPI1_EINT		0x02
#define	DA9055_M_GPI2_EINT		0x04

/* DA9055_REG_CONTROL_A (addr=0xA) */
#define	DA9055_DEBOUNCING_SHIFT		0x00
#define	DA9055_DEBOUNCING_MASK		0x07
#define	DA9055_NRES_MODE_SHIFT		0x03
#define	DA9055_NRES_MODE_MASK		0x08
#define	DA9055_SLEW_RATE_SHIFT		0x04
#define	DA9055_SLEW_RATE_MASK		0x30
#define	DA9055_NOKEY_LOCK_SHIFT		0x06
#define	DA9055_NOKEY_LOCK_MASK		0x40

/* DA9055_REG_CONTROL_B (addr=0xB) */
#define	DA9055_RTC_MODE_PD		0x01
#define	DA9055_RTC_MODE_SD_SHIFT	0x01
#define	DA9055_RTC_MODE_SD		0x02
#define	DA9055_RTC_EN			0x04
#define	DA9055_ECO_MODE_SHIFT		0x03
#define	DA9055_ECO_MODE_MASK		0x08
#define	DA9055_TWDSCALE_SHIFT		4
#define	DA9055_TWDSCALE_MASK		0x70
#define	DA9055_V_LOCK_SHIFT		0x07
#define	DA9055_V_LOCK_MASK		0x80

/* DA9055_REG_CONTROL_C (addr=0xC) */
#define	DA9055_SYSTEM_EN_SHIFT		0x00
#define	DA9055_SYSTEM_EN_MASK		0x01
#define	DA9055_POWERN_EN_SHIFT		0x01
#define	DA9055_POWERN_EN_MASK		0x02
#define	DA9055_POWER1_EN_SHIFT		0x02
#define	DA9055_POWER1_EN_MASK		0x04

/* DA9055_REG_CONTROL_D (addr=0xD) */
#define	DA9055_STANDBY_SHIFT		0x02
#define	DA9055_STANDBY_MASK		0x08
#define	DA9055_AUTO_BOOT_SHIFT		0x03
#define	DA9055_AUTO_BOOT_MASK		0x04

/* DA9055_REG_CONTROL_E (addr=0xE) */
#define	DA9055_WATCHDOG_SHIFT		0x00
#define	DA9055_WATCHDOG_MASK		0x01
#define	DA9055_SHUTDOWN_SHIFT		0x01
#define	DA9055_SHUTDOWN_MASK		0x02
#define	DA9055_WAKE_UP_SHIFT		0x02
#define	DA9055_WAKE_UP_MASK		0x04

/* DA9055_REG_GPIO (addr=0x10/0x11) */
#define	DA9055_GPIO0_PIN_SHIFT		0x00
#define	DA9055_GPIO0_PIN_MASK		0x03
#define	DA9055_GPIO0_TYPE_SHIFT		0x02
#define	DA9055_GPIO0_TYPE_MASK		0x04
#define	DA9055_GPIO0_WEN_SHIFT		0x03
#define	DA9055_GPIO0_WEN_MASK		0x08
#define	DA9055_GPIO1_PIN_SHIFT		0x04
#define	DA9055_GPIO1_PIN_MASK		0x30
#define	DA9055_GPIO1_TYPE_SHIFT		0x06
#define	DA9055_GPIO1_TYPE_MASK		0x40
#define	DA9055_GPIO1_WEN_SHIFT		0x07
#define	DA9055_GPIO1_WEN_MASK		0x80
#define	DA9055_GPIO2_PIN_SHIFT		0x00
#define	DA9055_GPIO2_PIN_MASK		0x30
#define	DA9055_GPIO2_TYPE_SHIFT		0x02
#define	DA9055_GPIO2_TYPE_MASK		0x04
#define	DA9055_GPIO2_WEN_SHIFT		0x03
#define	DA9055_GPIO2_WEN_MASK		0x08

/* DA9055_REG_GPIO_MODE (addr=0x12) */
#define	DA9055_GPIO0_MODE_SHIFT		0x00
#define	DA9055_GPIO0_MODE_MASK		0x01
#define	DA9055_GPIO1_MODE_SHIFT		0x01
#define	DA9055_GPIO1_MODE_MASK		0x02
#define	DA9055_GPIO2_MODE_SHIFT		0x02
#define	DA9055_GPIO2_MODE_MASK		0x04

/* DA9055_REG_BCORE_CONT (addr=0x13) */
#define	DA9055_BCORE_EN_SHIFT		0x00
#define	DA9055_BCORE_EN_MASK		0x01
#define	DA9055_BCORE_GPI_SHIFT		0x01
#define	DA9055_BCORE_GPI_MASK		0x02
#define	DA9055_BCORE_PD_DIS_SHIFT	0x03
#define	DA9055_BCORE_PD_DIS_MASK	0x04
#define	DA9055_VBCORE_SEL_SHIFT		0x04
#define	DA9055_SEL_REG_A		0x0
#define	DA9055_SEL_REG_B		0x10
#define	DA9055_VBCORE_SEL_MASK		0x10
#define DA9055_V_GPI_MASK		0x60
#define DA9055_V_GPI_SHIFT		0x05
#define DA9055_E_GPI_MASK		0x06
#define DA9055_E_GPI_SHIFT		0x01
#define	DA9055_VBCORE_GPI_SHIFT		0x05
#define	DA9055_VBCORE_GPI_MASK		0x60
#define	DA9055_BCORE_CONF_SHIFT		0x07
#define	DA9055_BCORE_CONF_MASK		0x80

/* DA9055_REG_BMEM_CONT (addr=0x14) */
#define	DA9055_BMEM_EN_SHIFT		0x00
#define	DA9055_BMEM_EN_MASK		0x01
#define	DA9055_BMEM_GPI_SHIFT		0x01
#define	DA9055_BMEM_GPI_MASK		0x06
#define	DA9055_BMEM_PD_DIS_SHIFT	0x03
#define	DA9055_BMEM_PD_DIS_MASK		0x08
#define	DA9055_VBMEM_SEL_SHIT		0x04
#define	DA9055_VBMEM_SEL_VBMEM_A	(0<<4)
#define	DA9055_VBMEM_SEL_VBMEM_B	(1<<4)
#define	DA9055_VBMEM_SEL_MASK		0x10
#define	DA9055_VBMEM_GPI_SHIFT		0x05
#define	DA9055_VBMEM_GPI_MASK		0x60
#define	DA9055_BMEM_CONF_SHIFT		0x07
#define	DA9055_BMEM_CONF_MASK		0x80

/* DA9055_REG_LDO_CONT (addr=0x15-0x1A) */
#define	DA9055_LDO_EN_SHIFT		0x00
#define	DA9055_LDO_EN_MASK		0x01
#define	DA9055_LDO_GPI_SHIFT		0x01
#define	DA9055_LDO_GPI_MASK		0x06
#define	DA9055_LDO_PD_DIS_SHIFT		0x03
#define	DA9055_LDO_PD_DIS_MASK		0x08
#define	DA9055_VLDO_SEL_SHIFT		0x04
#define	DA9055_VLDO_SEL_MASK		0x10
#define	DA9055_VLDO_SEL_VLDO_A		0x00
#define	DA9055_VLDO_SEL_VLDO_B		0x01
#define	DA9055_VLDO_GPI_SHIFT		0x05
#define	DA9055_VLDO_GPI_MASK		0x60
#define	DA9055_LDO_CONF_SHIFT		0x07
#define	DA9055_LDO_CONF_MASK		0x80
#define	DA9055_REGUALTOR_SET_A		0x00
#define	DA9055_REGUALTOR_SET_B		0x10

/* DA9055_REG_ADC_MAN (addr=0x1B) */
#define	DA9055_ADC_MUX_SHIFT		0
#define	DA9055_ADC_MUX_MASK		0xF
#define	DA9055_ADC_MUX_VSYS		0x0
#define	DA9055_ADC_MUX_ADCIN1		0x01
#define	DA9055_ADC_MUX_ADCIN2		0x02
#define	DA9055_ADC_MUX_ADCIN3		0x03
#define	DA9055_ADC_MUX_T_SENSE		0x04
#define	DA9055_ADC_MAN_SHIFT		0x04
#define	DA9055_ADC_MAN_CONV		0x10
#define DA9055_ADC_LSB_MASK		0X03
#define DA9055_ADC_MODE_MASK		0x20
#define	DA9055_ADC_MODE_SHIFT		5
#define	DA9055_ADC_MODE_1MS		(1<<5)
#define	DA9055_COMP1V2_EN_SHIFT		7

/* DA9055_REG_ADC_CONT (addr=0x1C) */
#define	DA9055_ADC_AUTO_VSYS_EN_SHIFT	0
#define	DA9055_ADC_AUTO_AD1_EN_SHIFT	1
#define	DA9055_ADC_AUTO_AD2_EN_SHIFT	2
#define	DA9055_ADC_AUTO_AD3_EN_SHIFT	3
#define	DA9055_ADC_ISRC_EN_SHIFT	4
#define	DA9055_ADC_ADCIN1_DEB_SHIFT	5
#define	DA9055_ADC_ADCIN2_DEB_SHIFT	6
#define	DA9055_ADC_ADCIN3_DEB_SHIFT	7
#define DA9055_AD1_ISRC_MASK		0x10
#define DA9055_AD1_ISRC_SHIFT		4

/* DA9055_REG_VSYS_MON (addr=0x1D) */
#define	DA9055_VSYS_VAL_SHIFT		0
#define	DA9055_VSYS_VAL_MASK		0xFF
#define	DA9055_VSYS_VAL_BASE		0x00
#define	DA9055_VSYS_VAL_MAX		DA9055_VSYS_VAL_MASK
#define	DA9055_VSYS_VOLT_BASE		2500
#define	DA9055_VSYS_VOLT_INC		10
#define	DA9055_VSYS_STEPS		255
#define	DA9055_VSYS_VOLT_MIN		2500

/* DA9044_REG_XXX_RES (addr=0x20-0x23) */
#define	DA9055_ADC_VAL_SHIFT		0
#define	DA9055_ADC_VAL_MASK		0xFF
#define	DA9055_ADC_VAL_BASE		0x00
#define	DA9055_ADC_VAL_MAX		DA9055_ADC_VAL_MASK
#define	DA9055_ADC_VOLT_BASE		0
#define	DA9055_ADC_VSYS_VOLT_BASE	2500
#define	DA9055_ADC_VOLT_INC		10
#define	DA9055_ADC_VSYS_VOLT_INC	12
#define	DA9055_ADC_STEPS		255

/* DA9055_REG_EN_32K  (addr=0x35)*/
#define	DA9055_STARTUP_TIME_MASK	0x07
#define	DA9055_STARTUP_TIME_0S		0x0
#define	DA9055_STARTUP_TIME_0_52S	0x1
#define	DA9055_STARTUP_TIME_1S		0x2
#define	DA9055_CRYSTAL_EN		0x08
#define	DA9055_DELAY_MODE_EN		0x10
#define	DA9055_OUT_CLCK_GATED		0x20
#define	DA9055_RTC_CLOCK_GATED		0x40
#define	DA9055_EN_32KOUT_BUF		0x80

/* DA9055_REG_RESET (addr=0x36) */
/* Timer up to 31.744 ms */
#define	DA9055_RESET_TIMER_VAL_SHIFT	0
#define	DA9055_RESET_LOW_VAL_MASK	0x3F
#define	DA9055_RESET_LOW_VAL_BASE	0
#define	DA9055_RESET_LOW_VAL_MAX	DA9055_RESET_LOW_VAL_MASK
#define	DA9055_RESET_US_LOW_BASE	1024 /* min val in units of us */
#define	DA9055_RESET_US_LOW_INC		1024 /* inc val in units of us */
#define	DA9055_RESET_US_LOW_STEP	30

/* Timer up to 1048.576ms */
#define	DA9055_RESET_HIGH_VAL_MASK	0x3F
#define	DA9055_RESET_HIGH_VAL_BASE	0
#define	DA9055_RESET_HIGH_VAL_MAX	DA9055_RESET_HIGH_VAL_MASK
#define	DA9055_RESET_US_HIGH_BASE	32768 /* min val in units of us */
#define	DA9055_RESET_US_HIGH_INC	32768 /* inv val in units of us */
#define	DA9055_RESET_US_HIGH_STEP	31

/* DA9055_REG_BUCK_ILIM (addr=0x37)*/
#define	DA9055_BMEM_ILIM_SHIFT		0
#define	DA9055_ILIM_MASK		0x3
#define	DA9055_ILIM_500MA		0x0
#define	DA9055_ILIM_600MA		0x1
#define	DA9055_ILIM_700MA		0x2
#define	DA9055_ILIM_800MA		0x3
#define	DA9055_BCORE_ILIM_SHIFT		2

/* DA9055_REG_BCORE_MODE (addr=0x38) */
#define	DA9055_BMEM_MODE_SHIFT		0
#define	DA9055_MODE_MASK		0x3
#define	DA9055_MODE_AB			0x0
#define	DA9055_MODE_SLEEP		0x1
#define	DA9055_MODE_SYNCHRO		0x2
#define	DA9055_MODE_AUTO		0x3
#define	DA9055_BCORE_MODE_SHIFT		2

/* DA9055_REG_VBCORE_A/B (addr=0x39/0x41)*/
#define	DA9055_VBCORE_VAL_SHIFT		0
#define	DA9055_VBCORE_VAL_MASK		0x3F
#define	DA9055_VBCORE_VAL_BASE		0x09
#define	DA9055_VBCORE_VAL_MAX		DA9055_VBCORE_VAL_MASK
#define	DA9055_VBCORE_VOLT_BASE		750
#define	DA9055_VBCORE_VOLT_INC		25
#define	DA9055_VBCORE_STEPS		53
#define	DA9055_VBCORE_VOLT_MIN		DA9055_VBCORE_VOLT_BASE
#define	DA9055_BCORE_SL_SYNCHRO		(0<<7)
#define	DA9055_BCORE_SL_SLEEP		(1<<7)

/* DA9055_REG_VBMEM_A/B (addr=0x3A/0x42)*/
#define	DA9055_VBMEM_VAL_SHIFT		0
#define	DA9055_VBMEM_VAL_MASK		0x3F
#define	DA9055_VBMEM_VAL_BASE		0x00
#define	DA9055_VBMEM_VAL_MAX		DA9055_VBMEM_VAL_MASK
#define	DA9055_VBMEM_VOLT_BASE		925
#define	DA9055_VBMEM_VOLT_INC		25
#define	DA9055_VBMEM_STEPS		63
#define	DA9055_VBMEM_VOLT_MIN		DA9055_VBMEM_VOLT_BASE
#define	DA9055_BCMEM_SL_SYNCHRO		(0<<7)
#define	DA9055_BCMEM_SL_SLEEP		(1<<7)


/* DA9055_REG_VLDO (addr=0x3B-0x40/0x43-0x48)*/
#define	DA9055_VLDO_VAL_SHIFT		0
#define	DA9055_VLDO_VAL_MASK		0x3F
#define	DA9055_VLDO6_VAL_MASK		0x7F
#define	DA9055_VLDO_VAL_BASE		0x02
#define	DA9055_VLDO2_VAL_BASE		0x03
#define	DA9055_VLDO6_VAL_BASE		0x00
#define	DA9055_VLDO_VAL_MAX		DA9055_VLDO_VAL_MASK
#define	DA9055_VLDO6_VAL_MAX		DA9055_VLDO6_VAL_MASK
#define	DA9055_VLDO_VOLT_BASE		900
#define	DA9055_VLDO_VOLT_INC		50
#define	DA9055_VLDO6_VOLT_INC		20
#define	DA9055_VLDO_STEPS		48
#define	DA9055_VLDO5_STEPS		37
#define	DA9055_VLDO6_STEPS		120
#define	DA9055_VLDO_VOLT_MIN		DA9055_VLDO_VOLT_BASE
#define	DA9055_LDO_MODE_SHIFT		7
#define	DA9055_LDO_SL_NORMAL		0
#define	DA9055_LDO_SL_SLEEP		1

/* DA9055_REG_OTP_CONT (addr=0x50) */
#define	DA9055_OTP_TIM_NORMAL		(0<<0)
#define	DA9055_OTP_TIM_MARGINAL		(1<<0)
#define	DA9055_OTP_GP_RD_SHIFT		1
#define	DA9055_OTP_APPS_RD_SHIFT	2
#define	DA9055_PC_DONE_SHIFT		3
#define	DA9055_OTP_GP_LOCK_SHIFT	4
#define	DA9055_OTP_APPS_LOCK_SHIFT	5
#define	DA9055_OTP_CONF_LOCK_SHIFT	6
#define	DA9055_OTP_WRITE_DIS_SHIFT	7

/* DA9055_REG_COUNT_S (addr=0x53) */
#define	DA9055_RTC_SEC			0x3F
#define	DA9055_RTC_MONITOR_EN		0x40
#define	DA9055_RTC_READ			0x80

/* DA9055_REG_COUNT_MI (addr=0x54) */
#define	DA9055_RTC_MIN			0x3F

/* DA9055_REG_COUNT_H (addr=0x55) */
#define	DA9055_RTC_HOUR			0x1F

/* DA9055_REG_COUNT_D (addr=0x56) */
#define	DA9055_RTC_DAY			0x1F

/* DA9055_REG_COUNT_MO (addr=0x57) */
#define	DA9055_RTC_MONTH		0x0F

/* DA9055_REG_COUNT_Y (addr=0x58) */
#define	DA9055_RTC_YEAR			0x3F
#define	DA9055_RTC_YEAR_BASE		2000

/* DA9055_REG_ALARM_MI (addr=0x59) */
#define	DA9055_RTC_ALM_MIN		0x3F
#define	DA9055_ALARM_STATUS_SHIFT	6
#define	DA9055_ALARM_STATUS_MASK	0x3
#define	DA9055_ALARM_STATUS_NO_ALARM	0x0
#define	DA9055_ALARM_STATUS_TICK	0x1
#define	DA9055_ALARM_STATUS_TIMER_ALARM	0x2
#define	DA9055_ALARM_STATUS_BOTH	0x3

/* DA9055_REG_ALARM_H (addr=0x5A) */
#define	DA9055_RTC_ALM_HOUR		0x1F

/* DA9055_REG_ALARM_D (addr=0x5B) */
#define	DA9055_RTC_ALM_DAY		0x1F

/* DA9055_REG_ALARM_MO (addr=0x5C) */
#define	DA9055_RTC_ALM_MONTH		0x0F
#define	DA9055_RTC_TICK_WAKE_MASK	0x20
#define	DA9055_RTC_TICK_WAKE_SHIFT	5
#define	DA9055_RTC_TICK_TYPE		0x10
#define	DA9055_RTC_TICK_TYPE_SHIFT	0x4
#define	DA9055_RTC_TICK_SEC		0x0
#define	DA9055_RTC_TICK_MIN		0x1
#define	DA9055_ALARAM_TICK_WAKE		0x20

/* DA9055_REG_ALARM_Y (addr=0x5D) */
#define	DA9055_RTC_TICK_EN		0x80
#define	DA9055_RTC_ALM_EN		0x40
#define	DA9055_RTC_TICK_ALM_MASK	0xC0
#define	DA9055_RTC_ALM_YEAR		0x3F

/* DA9055_REG_TRIM_CLDR (addr=0x62) */
#define	DA9055_TRIM_32K_SHIFT		0
#define	DA9055_TRIM_32K_MASK		0x7F
#define	DA9055_TRIM_DECREMENT		(1<<7)
#define	DA9055_TRIM_INCREMENT		(0<<7)
#define	DA9055_TRIM_VAL_BASE		0x0
#define	DA9055_TRIM_PPM_BASE		0x0 /* min val in units of 0.1PPM */
#define	DA9055_TRIM_PPM_INC		19 /* min inc in units of 0.1PPM */
#define	DA9055_TRIM_STEPS		127

/* DA9055_REG_CONFIG_A (addr=0x65) */
#define	DA9055_PM_I_V_VDDCORE		(0<<0)
#define	DA9055_PM_I_V_VDD_IO		(1<<0)
#define	DA9055_VDD_FAULT_TYPE_ACT_LOW	(0<<1)
#define	DA9055_VDD_FAULT_TYPE_ACT_HIGH	(1<<1)
#define	DA9055_PM_O_TYPE_PUSH_PULL	(0<<2)
#define	DA9055_PM_O_TYPE_OPEN_DRAIN	(1<<2)
#define	DA9055_IRQ_TYPE_ACT_LOW		(0<<3)
#define	DA9055_IRQ_TYPE_ACT_HIGH	(1<<3)
#define	DA9055_NIRQ_MODE_IMM		(0<<4)
#define	DA9055_NIRQ_MODE_ACTIVE		(1<<4)
#define	DA9055_GPI_V_VDDCORE		(0<<5)
#define	DA9055_GPI_V_VDD_IO		(1<<5)
#define	DA9055_PM_IF_V_VDDCORE		(0<<6)
#define	DA9055_PM_IF_V_VDD_IO		(1<<6)

/* DA9055_REG_CONFIG_B (addr=0x66) */
#define	DA9055_VDD_FAULT_VAL_SHIFT	0
#define	DA9055_VDD_FAULT_VAL_MASK	0xF
#define	DA9055_VDD_FAULT_VAL_BASE	0x0
#define	DA9055_VDD_FAULT_VAL_MAX	DA9055_VDD_FAULT_VAL_MASK
#define	DA9055_VDD_FAULT_VOLT_BASE	2500
#define	DA9055_VDD_FAULT_VOLT_INC	50
#define	DA9055_VDD_FAULT_STEPS		15

#define	DA9055_VDD_HYST_VAL_SHIFT	4
#define	DA9055_VDD_HYST_VAL_MASK	0x7
#define	DA9055_VDD_HYST_VAL_BASE	0x0
#define	DA9055_VDD_HYST_VAL_MAX		DA9055_VDD_HYST_VAL_MASK
#define	DA9055_VDD_HYST_VOLT_BASE	100
#define	DA9055_VDD_HYST_VOLT_INC	50
#define	DA9055_VDD_HYST_STEPS		7
#define	DA9055_VDD_HYST_VOLT_MIN	DA9055_VDD_HYST_VOLT_BASE

#define	DA9055_VDD_FAULT_EN_SHIFT	7

/* DA9055_REG_CONFIG_C (addr=0x67) */
#define	DA9055_BCORE_CLK_INV_SHIFT	0
#define	DA9055_BMEM_CLK_INV_SHIFT	1
#define	DA9055_NFAULT_CONF_SHIFT	2
#define	DA9055_LDO_SD_SHIFT		4
#define	DA9055_LDO5_BYP_SHIFT		6
#define	DA9055_LDO6_BYP_SHIFT		7

/* DA9055_REG_CONFIG_D (addr=0x68) */
#define	DA9055_NONKEY_PIN_SHIFT		0
#define	DA9055_NONKEY_PIN_MASK		0x3
#define	DA9055_NONKEY_PIN_PORT_MODE	0x0
#define	DA9055_NONKEY_PIN_KEY_MODE	0x1
#define	DA9055_NONKEY_PIN_MULTI_FUNC	0x2
#define	DA9055_NONKEY_PIN_DEDICT	0x3
#define	DA9055_NONKEY_SD_SHIFT		2
#define	DA9055_KEY_DELAY_SHIFT		3
#define	DA9055_KEY_DELAY_MASK		0x3
#define	DA9055_KEY_DELAY_4S		0x0
#define	DA9055_KEY_DELAY_6S		0x1
#define	DA9055_KEY_DELAY_8S		0x2
#define	DA9055_KEY_DELAY_10S		0x3

/* DA9055_REG_CONFIG_E (addr=0x69) */
#define	DA9055_GPIO_PUPD_PULL_UP	0x0
#define	DA9055_GPIO_PUPD_OPEN_DRAIN	0x1
#define	DA9055_GPIO0_PUPD_SHIFT		0
#define	DA9055_GPIO1_PUPD_SHIFT		1
#define	DA9055_GPIO2_PUPD_SHIFT		2
#define	DA9055_UVOV_DELAY_SHIFT		4
#define	DA9055_UVOV_DELAY_MASK		0x3
#define	DA9055_RESET_DURATION_SHIFT	6
#define	DA9055_RESET_DURATION_MASK	0x3
#define	DA9055_RESET_DURATION_0MS	0x0
#define	DA9055_RESET_DURATION_100MS	0x1
#define	DA9055_RESET_DURATION_500MS	0x2
#define	DA9055_RESET_DURATION_1000MS	0x3

/* DA9055_REG_MON_REG_1 (addr=0x6A) */
#define	DA9055_MON_THRES_SHIFT		0
#define	DA9055_MON_THRES_MASK		0x3
#define	DA9055_MON_RES_SHIFT		2
#define	DA9055_MON_DEB_SHIFT		3
#define	DA9055_MON_MODE_SHIFT		4
#define	DA9055_MON_MODE_MASK		0x3
#define	DA9055_START_MAX_SHIFT		6
#define	DA9055_START_MAX_MASK		0x3

/* DA9055_REG_MON_REG_2 (addr=0x6B) */
#define	DA9055_LDO1_MON_EN_SHIFT	0
#define	DA9055_LDO2_MON_EN_SHIFT	1
#define	DA9055_LDO3_MON_EN_SHIFT	2
#define	DA9055_LDO4_MON_EN_SHIFT	3
#define	DA9055_LDO5_MON_EN_SHIFT	4
#define	DA9055_LDO6_MON_EN_SHIFT	5
#define	DA9055_BCORE_MON_EN_SHIFT	6
#define	DA9055_BMEM_MON_EN_SHIFT	7

/* DA9055_REG_CONFIG_F (addr=0x6C) */
#define	DA9055_LDO1_DEF_SHIFT		0
#define	DA9055_LDO2_DEF_SHIFT		1
#define	DA9055_LDO3_DEF_SHIFT		2
#define	DA9055_LDO4_DEF_SHIFT		3
#define	DA9055_LDO5_DEF_SHIFT		4
#define	DA9055_LDO6_DEF_SHIFT		5
#define	DA9055_BCORE_DEF_SHIFT		6
#define	DA9055_BMEM_DEF_SHIFT		7

/* DA9055_REG_MON_REG_4 (addr=0x6D) */
#define	DA9055_MON_A8_IDX_SHIFT		0
#define	DA9055_MON_A89_IDX_MASK		0x3
#define	DA9055_MON_A89_IDX_NONE		0x0
#define	DA9055_MON_A89_IDX_BUCKCORE	0x1
#define	DA9055_MON_A89_IDX_LDO3		0x2
#define	DA9055_MON_A9_IDX_SHIFT		5

/* DA9055_REG_MON_REG_5 (addr=0x6E) */
#define	DA9055_MON_A10_IDX_SHIFT	0
#define	DA9055_MON_A10_IDX_MASK		0x3
#define	DA9055_MON_A10_IDX_NONE		0x0
#define	DA9055_MON_A10_IDX_LDO1		0x1
#define	DA9055_MON_A10_IDX_LDO2		0x2
#define	DA9055_MON_A10_IDX_LDO5		0x3
#define	DA9055_MON_A10_IDX_LDO6		0x4

#endif /* __DA9055_REG_H */