PNG  IHDRQgAMA a cHRMz&u0`:pQ<bKGDgmIDATxwUﹻ& ^CX(J I@ "% (** BX +*i"]j(IH{~R)[~>h{}gy)I$Ij .I$I$ʊy@}x.: $I$Ii}VZPC)I$IF ^0ʐJ$I$Q^}{"r=OzI$gRZeC.IOvH eKX $IMpxsk.쒷/&r[޳<v| .I~)@$updYRa$I |M.e JaֶpSYR6j>h%IRز if&uJ)M$I vLi=H;7UJ,],X$I1AҒJ$ XY XzI@GNҥRT)E@;]K*Mw;#5_wOn~\ DC&$(A5 RRFkvIR}l!RytRl;~^ǷJj اy뷦BZJr&ӥ8Pjw~vnv X^(I;4R=P[3]J,]ȏ~:3?[ a&e)`e*P[4]T=Cq6R[ ~ޤrXR Հg(t_HZ-Hg M$ãmL5R uk*`%C-E6/%[t X.{8P9Z.vkXŐKjgKZHg(aK9ڦmKjѺm_ \#$5,)-  61eJ,5m| r'= &ڡd%-]J on Xm|{ RҞe $eڧY XYrԮ-a7RK6h>n$5AVڴi*ֆK)mѦtmr1p| q:흺,)Oi*ֺK)ܬ֦K-5r3>0ԔHjJئEZj,%re~/z%jVMڸmrt)3]J,T K֦OvԒgii*bKiNO~%PW0=dii2tJ9Jݕ{7"I P9JKTbu,%r"6RKU}Ij2HKZXJ,妝 XYrP ެ24c%i^IK|.H,%rb:XRl1X4Pe/`x&P8Pj28Mzsx2r\zRPz4J}yP[g=L) .Q[6RjWgp FIH*-`IMRaK9TXcq*I y[jE>cw%gLRԕiFCj-ďa`#e~I j,%r,)?[gp FI˨mnWX#>mʔ XA DZf9,nKҲzIZXJ,L#kiPz4JZF,I,`61%2s $,VOϚ2/UFJfy7K> X+6 STXIeJILzMfKm LRaK9%|4p9LwJI!`NsiazĔ)%- XMq>pk$-$Q2x#N ؎-QR}ᶦHZډ)J,l#i@yn3LN`;nڔ XuX5pF)m|^0(>BHF9(cզEerJI rg7 4I@z0\JIi䵙RR0s;$s6eJ,`n 䂦0a)S)A 1eJ,堌#635RIgpNHuTH_SԕqVe ` &S)>p;S$魁eKIuX`I4춒o}`m$1":PI<[v9^\pTJjriRŭ P{#{R2,`)e-`mgj~1ϣLKam7&U\j/3mJ,`F;M'䱀 .KR#)yhTq;pcK9(q!w?uRR,n.yw*UXj#\]ɱ(qv2=RqfB#iJmmL<]Y͙#$5 uTU7ӦXR+q,`I}qL'`6Kͷ6r,]0S$- [RKR3oiRE|nӦXR.(i:LDLTJjY%o:)6rxzҒqTJjh㞦I.$YR.ʼnGZ\ֿf:%55 I˼!6dKxm4E"mG_ s? .e*?LRfK9%q#uh$)i3ULRfK9yxm܌bj84$i1U^@Wbm4uJ,ҪA>_Ij?1v32[gLRD96oTaR׿N7%L2 NT,`)7&ƝL*꽙yp_$M2#AS,`)7$rkTA29_Iye"|/0t)$n XT2`YJ;6Jx".e<`$) PI$5V4]29SRI>~=@j]lp2`K9Jaai^" Ԋ29ORI%:XV5]JmN9]H;1UC39NI%Xe78t)a;Oi Ҙ>Xt"~G>_mn:%|~ޅ_+]$o)@ǀ{hgN;IK6G&rp)T2i୦KJuv*T=TOSV>(~D>dm,I*Ɛ:R#ۙNI%D>G.n$o;+#RR!.eU˽TRI28t)1LWϚ>IJa3oFbu&:tJ*(F7y0ZR ^p'Ii L24x| XRI%ۄ>S1]Jy[zL$adB7.eh4%%누>WETf+3IR:I3Xה)3אOۦSRO'ٺ)S}"qOr[B7ϙ.edG)^ETR"RtRݜh0}LFVӦDB^k_JDj\=LS(Iv─aTeZ%eUAM-0;~˃@i|l @S4y72>sX-vA}ϛBI!ݎߨWl*)3{'Y|iSlEڻ(5KtSI$Uv02,~ԩ~x;P4ցCrO%tyn425:KMlD ^4JRxSهF_}شJTS6uj+ﷸk$eZO%G*^V2u3EMj3k%)okI]dT)URKDS 7~m@TJR~荪fT"֛L \sM -0T KfJz+nإKr L&j()[E&I ߴ>e FW_kJR|!O:5/2跌3T-'|zX ryp0JS ~^F>-2< `*%ZFP)bSn"L :)+pʷf(pO3TMW$~>@~ū:TAIsV1}S2<%ޟM?@iT ,Eūoz%i~g|`wS(]oȤ8)$ ntu`өe`6yPl IzMI{ʣzʨ )IZ2= ld:5+請M$-ї;U>_gsY$ÁN5WzWfIZ)-yuXIfp~S*IZdt;t>KūKR|$#LcԀ+2\;kJ`]YǔM1B)UbG"IRߊ<xܾӔJ0Z='Y嵤 Leveg)$znV-º^3Ւof#0Tfk^Zs[*I꯳3{)ˬW4Ւ4 OdpbZRS|*I 55#"&-IvT&/윚Ye:i$ 9{LkuRe[I~_\ؠ%>GL$iY8 9ܕ"S`kS.IlC;Ҏ4x&>u_0JLr<J2(^$5L s=MgV ~,Iju> 7r2)^=G$1:3G< `J3~&IR% 6Tx/rIj3O< ʔ&#f_yXJiގNSz; Tx(i8%#4 ~AS+IjerIUrIj362v885+IjAhK__5X%nV%Iͳ-y|7XV2v4fzo_68"S/I-qbf; LkF)KSM$ Ms>K WNV}^`-큧32ŒVؙGdu,^^m%6~Nn&͓3ŒVZMsRpfEW%IwdǀLm[7W&bIRL@Q|)* i ImsIMmKmyV`i$G+R 0tV'!V)֏28vU7͒vHꦼtxꗞT ;S}7Mf+fIRHNZUkUx5SAJㄌ9MqμAIRi|j5)o*^'<$TwI1hEU^c_j?Е$%d`z cyf,XO IJnTgA UXRD }{H}^S,P5V2\Xx`pZ|Yk:$e ~ @nWL.j+ϝYb퇪bZ BVu)u/IJ_ 1[p.p60bC >|X91P:N\!5qUB}5a5ja `ubcVxYt1N0Zzl4]7­gKj]?4ϻ *[bg$)+À*x쳀ogO$~,5 زUS9 lq3+5mgw@np1sso Ӻ=|N6 /g(Wv7U;zωM=wk,0uTg_`_P`uz?2yI!b`kĸSo+Qx%!\οe|އԁKS-s6pu_(ֿ$i++T8=eY; צP+phxWQv*|p1. ά. XRkIQYP,drZ | B%wP|S5`~́@i޾ E;Չaw{o'Q?%iL{u D?N1BD!owPHReFZ* k_-~{E9b-~P`fE{AܶBJAFO wx6Rox5 K5=WwehS8 (JClJ~ p+Fi;ŗo+:bD#g(C"wA^ r.F8L;dzdIHUX݆ϞXg )IFqem%I4dj&ppT{'{HOx( Rk6^C٫O.)3:s(۳(Z?~ٻ89zmT"PLtw䥈5&b<8GZ-Y&K?e8,`I6e(֍xb83 `rzXj)F=l($Ij 2*(F?h(/9ik:I`m#p3MgLaKjc/U#n5S# m(^)=y=đx8ŬI[U]~SцA4p$-F i(R,7Cx;X=cI>{Km\ o(Tv2vx2qiiDJN,Ҏ!1f 5quBj1!8 rDFd(!WQl,gSkL1Bxg''՞^ǘ;pQ P(c_ IRujg(Wz bs#P­rz> k c&nB=q+ؔXn#r5)co*Ũ+G?7< |PQӣ'G`uOd>%Mctz# Ԫڞ&7CaQ~N'-P.W`Oedp03C!IZcIAMPUۀ5J<\u~+{9(FbbyAeBhOSܳ1 bÈT#ŠyDžs,`5}DC-`̞%r&ڙa87QWWp6e7 Rϫ/oY ꇅ Nܶըtc!LA T7V4Jsū I-0Pxz7QNF_iZgúWkG83 0eWr9 X]㾮݁#Jˢ C}0=3ݱtBi]_ &{{[/o[~ \q鯜00٩|cD3=4B_b RYb$óBRsf&lLX#M*C_L܄:gx)WΘsGSbuL rF$9';\4Ɍq'n[%p.Q`u hNb`eCQyQ|l_C>Lb꟟3hSb #xNxSs^ 88|Mz)}:](vbۢamŖ࿥ 0)Q7@0=?^k(*J}3ibkFn HjB׻NO z x}7p 0tfDX.lwgȔhԾŲ }6g E |LkLZteu+=q\Iv0쮑)QٵpH8/2?Σo>Jvppho~f>%bMM}\//":PTc(v9v!gոQ )UfVG+! 35{=x\2+ki,y$~A1iC6#)vC5^>+gǵ@1Hy٪7u;p psϰu/S <aʸGu'tD1ԝI<pg|6j'p:tպhX{o(7v],*}6a_ wXRk,O]Lܳ~Vo45rp"N5k;m{rZbΦ${#)`(Ŵg,;j%6j.pyYT?}-kBDc3qA`NWQū20/^AZW%NQ MI.X#P#,^Ebc&?XR tAV|Y.1!؅⨉ccww>ivl(JT~ u`ٵDm q)+Ri x/x8cyFO!/*!/&,7<.N,YDŽ&ܑQF1Bz)FPʛ?5d 6`kQձ λc؎%582Y&nD_$Je4>a?! ͨ|ȎWZSsv8 j(I&yj Jb5m?HWp=g}G3#|I,5v珿] H~R3@B[☉9Ox~oMy=J;xUVoj bUsl_35t-(ՃɼRB7U!qc+x4H_Qo֮$[GO<4`&č\GOc[.[*Af%mG/ ňM/r W/Nw~B1U3J?P&Y )`ѓZ1p]^l“W#)lWZilUQu`-m|xĐ,_ƪ|9i:_{*(3Gѧ}UoD+>m_?VPۅ15&}2|/pIOʵ> GZ9cmíتmnz)yߐbD >e}:) r|@R5qVSA10C%E_'^8cR7O;6[eKePGϦX7jb}OTGO^jn*媓7nGMC t,k31Rb (vyܴʭ!iTh8~ZYZp(qsRL ?b}cŨʊGO^!rPJO15MJ[c&~Z`"ѓޔH1C&^|Ш|rʼ,AwĴ?b5)tLU)F| &g٣O]oqSUjy(x<Ϳ3 .FSkoYg2 \_#wj{u'rQ>o;%n|F*O_L"e9umDds?.fuuQbIWz |4\0 sb;OvxOSs; G%T4gFRurj(֍ڑb uԖKDu1MK{1^ q; C=6\8FR艇!%\YÔU| 88m)֓NcLve C6z;o&X x59:q61Z(T7>C?gcļxѐ Z oo-08jہ x,`' ҔOcRlf~`jj".Nv+sM_]Zk g( UOPyεx%pUh2(@il0ݽQXxppx-NS( WO+轾 nFߢ3M<;z)FBZjciu/QoF 7R¥ ZFLF~#ȣߨ^<쩡ݛкvџ))ME>ώx4m#!-m!L;vv#~Y[đKmx9.[,UFS CVkZ +ߟrY٧IZd/ioi$%͝ب_ֶX3ܫhNU ZZgk=]=bbJS[wjU()*I =ώ:}-蹞lUj:1}MWm=̛ _ ¾,8{__m{_PVK^n3esw5ӫh#$-q=A̟> ,^I}P^J$qY~Q[ Xq9{#&T.^GVj__RKpn,b=`żY@^՝;z{paVKkQXj/)y TIc&F;FBG7wg ZZDG!x r_tƢ!}i/V=M/#nB8 XxЫ ^@CR<{䤭YCN)eKOSƟa $&g[i3.C6xrOc8TI;o hH6P&L{@q6[ Gzp^71j(l`J}]e6X☉#͕ ׈$AB1Vjh㭦IRsqFBjwQ_7Xk>y"N=MB0 ,C #o6MRc0|$)ف"1!ixY<B9mx `,tA>)5ػQ?jQ?cn>YZe Tisvh# GMމȇp:ԴVuږ8ɼH]C.5C!UV;F`mbBk LTMvPʍϤj?ԯ/Qr1NB`9s"s TYsz &9S%U԰> {<ؿSMxB|H\3@!U| k']$U+> |HHMLޢ?V9iD!-@x TIî%6Z*9X@HMW#?nN ,oe6?tQwڱ.]-y':mW0#!J82qFjH -`ѓ&M0u Uγmxϵ^-_\])@0Rt.8/?ٰCY]x}=sD3ojަЫNuS%U}ԤwHH>ڗjܷ_3gN q7[q2la*ArǓԖ+p8/RGM ]jacd(JhWko6ڎbj]i5Bj3+3!\j1UZLsLTv8HHmup<>gKMJj0@H%,W΃7R) ">c, xixј^ aܖ>H[i.UIHc U1=yW\=S*GR~)AF=`&2h`DzT󑓶J+?W+}C%P:|0H܆}-<;OC[~o.$~i}~HQ TvXΈr=b}$vizL4:ȰT|4~*!oXQR6Lk+#t/g lԁߖ[Jڶ_N$k*". xsxX7jRVbAAʯKҎU3)zSNN _'s?f)6X!%ssAkʱ>qƷb hg %n ~p1REGMHH=BJiy[<5 ǁJҖgKR*倳e~HUy)Ag,K)`Vw6bRR:qL#\rclK/$sh*$ 6덤 KԖc 3Z9=Ɣ=o>X Ώ"1 )a`SJJ6k(<c e{%kϊP+SL'TcMJWRm ŏ"w)qc ef꒵i?b7b('"2r%~HUS1\<(`1Wx9=8HY9m:X18bgD1u ~|H;K-Uep,, C1 RV.MR5άh,tWO8WC$ XRVsQS]3GJ|12 [vM :k#~tH30Rf-HYݺ-`I9%lIDTm\ S{]9gOڒMNCV\G*2JRŨ;Rҏ^ڽ̱mq1Eu?To3I)y^#jJw^Ńj^vvlB_⋌P4x>0$c>K†Aļ9s_VjTt0l#m>E-,,x,-W)سo&96RE XR.6bXw+)GAEvL)͞K4$p=Ũi_ѱOjb HY/+@θH9޼]Nԥ%n{ &zjT? Ty) s^ULlb,PiTf^<À] 62R^V7)S!nllS6~͝V}-=%* ʻ>G DnK<y&>LPy7'r=Hj 9V`[c"*^8HpcO8bnU`4JȪAƋ#1_\ XϘHPRgik(~G~0DAA_2p|J묭a2\NCr]M_0 ^T%e#vD^%xy-n}-E\3aS%yN!r_{ )sAw ڼp1pEAk~v<:`'ӭ^5 ArXOI驻T (dk)_\ PuA*BY]yB"l\ey hH*tbK)3 IKZ򹞋XjN n *n>k]X_d!ryBH ]*R 0(#'7 %es9??ښFC,ՁQPjARJ\Ρw K#jahgw;2$l*) %Xq5!U᢯6Re] |0[__64ch&_}iL8KEgҎ7 M/\`|.p,~`a=BR?xܐrQ8K XR2M8f ?`sgWS%" Ԉ 7R%$ N}?QL1|-эټwIZ%pvL3Hk>,ImgW7{E xPHx73RA @RS CC !\ȟ5IXR^ZxHл$Q[ŝ40 (>+ _C >BRt<,TrT {O/H+˟Pl6 I B)/VC<6a2~(XwV4gnXR ϱ5ǀHٻ?tw똤Eyxp{#WK qG%5],(0ӈH HZ])ג=K1j&G(FbM@)%I` XRg ʔ KZG(vP,<`[ Kn^ SJRsAʠ5xՅF`0&RbV tx:EaUE/{fi2;.IAwW8/tTxAGOoN?G}l L(n`Zv?pB8K_gI+ܗ #i?ޙ.) p$utc ~DžfՈEo3l/)I-U?aԅ^jxArA ΧX}DmZ@QLےbTXGd.^|xKHR{|ΕW_h] IJ`[G9{).y) 0X YA1]qp?p_k+J*Y@HI>^?gt.06Rn ,` ?);p pSF9ZXLBJPWjgQ|&)7! HjQt<| ؅W5 x W HIzYoVMGP Hjn`+\(dNW)F+IrS[|/a`K|ͻ0Hj{R,Q=\ (F}\WR)AgSG`IsnAR=|8$}G(vC$)s FBJ?]_u XRvύ6z ŨG[36-T9HzpW̞ú Xg큽=7CufzI$)ki^qk-) 0H*N` QZkk]/tnnsI^Gu't=7$ Z;{8^jB% IItRQS7[ϭ3 $_OQJ`7!]W"W,)Iy W AJA;KWG`IY{8k$I$^%9.^(`N|LJ%@$I}ֽp=FB*xN=gI?Q{٥4B)mw $Igc~dZ@G9K X?7)aK%݅K$IZ-`IpC U6$I\0>!9k} Xa IIS0H$I H ?1R.Чj:4~Rw@p$IrA*u}WjWFPJ$I➓/6#! LӾ+ X36x8J |+L;v$Io4301R20M I$-E}@,pS^ޟR[/s¹'0H$IKyfŸfVOπFT*a$I>He~VY/3R/)>d$I>28`Cjw,n@FU*9ttf$I~<;=/4RD~@ X-ѕzἱI$: ԍR a@b X{+Qxuq$IЛzo /~3\8ڒ4BN7$IҀj V]n18H$IYFBj3̵̚ja pp $Is/3R Ӻ-Yj+L;.0ŔI$Av? #!5"aʄj}UKmɽH$IjCYs?h$IDl843.v}m7UiI=&=0Lg0$I4: embe` eQbm0u? $IT!Sƍ'-sv)s#C0:XB2a w I$zbww{."pPzO =Ɔ\[ o($Iaw]`E).Kvi:L*#gР7[$IyGPI=@R 4yR~̮´cg I$I/<tPͽ hDgo 94Z^k盇΄8I56^W$I^0̜N?4*H`237}g+hxoq)SJ@p|` $I%>-hO0eO>\ԣNߌZD6R=K ~n($I$y3D>o4b#px2$yڪtzW~a $I~?x'BwwpH$IZݑnC㧄Pc_9sO gwJ=l1:mKB>Ab<4Lp$Ib o1ZQ@85b̍ S'F,Fe,^I$IjEdù{l4 8Ys_s Z8.x m"+{~?q,Z D!I$ϻ'|XhB)=…']M>5 rgotԎ 獽PH$IjIPhh)n#cÔqA'ug5qwU&rF|1E%I$%]!'3AFD/;Ck_`9 v!ٴtPV;x`'*bQa w I$Ix5 FC3D_~A_#O݆DvV?<qw+I$I{=Z8".#RIYyjǪ=fDl9%M,a8$I$Ywi[7ݍFe$s1ՋBVA?`]#!oz4zjLJo8$I$%@3jAa4(o ;p,,dya=F9ً[LSPH$IJYЉ+3> 5"39aZ<ñh!{TpBGkj}Sp $IlvF.F$I z< '\K*qq.f<2Y!S"-\I$IYwčjF$ w9 \ߪB.1v!Ʊ?+r:^!I$BϹB H"B;L'G[ 4U#5>੐)|#o0aڱ$I>}k&1`U#V?YsV x>{t1[I~D&(I$I/{H0fw"q"y%4 IXyE~M3 8XψL}qE$I[> nD?~sf ]o΁ cT6"?'_Ἣ $I>~.f|'!N?⟩0G KkXZE]ޡ;/&?k OۘH$IRۀwXӨ<7@PnS04aӶp.:@\IWQJ6sS%I$e5ڑv`3:x';wq_vpgHyXZ 3gЂ7{{EuԹn±}$I$8t;b|591nءQ"P6O5i }iR̈́%Q̄p!I䮢]O{H$IRϻ9s֧ a=`- aB\X0"+5"C1Hb?߮3x3&gşggl_hZ^,`5?ߎvĸ%̀M!OZC2#0x LJ0 Gw$I$I}<{Eb+y;iI,`ܚF:5ܛA8-O-|8K7s|#Z8a&><a&/VtbtLʌI$I$I$I$I$I$IRjDD%tEXtdate:create2022-05-31T04:40:26+00:00!Î%tEXtdate:modify2022-05-31T04:40:26+00:00|{2IENDB` sh-3ll

HOME


sh-3ll 1.0
DIR:/usr/src/kernels/4.18.0-553.22.1.lve.1.el8.x86_64/include/dt-bindings/clock/
Upload File :
Current File : //usr/src/kernels/4.18.0-553.22.1.lve.1.el8.x86_64/include/dt-bindings/clock/tegra194-clock.h
/* SPDX-License-Identifier: GPL-2.0 */
/* Copyright (c) 2018, NVIDIA CORPORATION. All rights reserved. */

#ifndef __ABI_MACH_T194_CLOCK_H
#define __ABI_MACH_T194_CLOCK_H

#define TEGRA194_CLK_ACTMON			1
#define TEGRA194_CLK_ADSP			2
#define TEGRA194_CLK_ADSPNEON			3
#define TEGRA194_CLK_AHUB			4
#define TEGRA194_CLK_APB2APE			5
#define TEGRA194_CLK_APE			6
#define TEGRA194_CLK_AUD_MCLK			7
#define TEGRA194_CLK_AXI_CBB			8
#define TEGRA194_CLK_CAN1			9
#define TEGRA194_CLK_CAN1_HOST			10
#define TEGRA194_CLK_CAN2			11
#define TEGRA194_CLK_CAN2_HOST			12
#define TEGRA194_CLK_CEC			13
#define TEGRA194_CLK_CLK_M			14
#define TEGRA194_CLK_DMIC1			15
#define TEGRA194_CLK_DMIC2			16
#define TEGRA194_CLK_DMIC3			17
#define TEGRA194_CLK_DMIC4			18
#define TEGRA194_CLK_DPAUX			19
#define TEGRA194_CLK_DPAUX1			20
#define TEGRA194_CLK_ACLK			21
#define TEGRA194_CLK_MSS_ENCRYPT		22
#define TEGRA194_CLK_EQOS_RX_INPUT		23
#define TEGRA194_CLK_IQC2			24
#define TEGRA194_CLK_AON_APB			25
#define TEGRA194_CLK_AON_NIC			26
#define TEGRA194_CLK_AON_CPU_NIC		27
#define TEGRA194_CLK_PLLA1			28
#define TEGRA194_CLK_DSPK1			29
#define TEGRA194_CLK_DSPK2			30
#define TEGRA194_CLK_EMC			31
#define TEGRA194_CLK_EQOS_AXI			32
#define TEGRA194_CLK_EQOS_PTP_REF		33
#define TEGRA194_CLK_EQOS_RX			34
#define TEGRA194_CLK_EQOS_TX			35
#define TEGRA194_CLK_EXTPERIPH1			36
#define TEGRA194_CLK_EXTPERIPH2			37
#define TEGRA194_CLK_EXTPERIPH3			38
#define TEGRA194_CLK_EXTPERIPH4			39
#define TEGRA194_CLK_FUSE			40
#define TEGRA194_CLK_GPCCLK			41
#define TEGRA194_CLK_GPU_PWR			42
#define TEGRA194_CLK_HDA			43
#define TEGRA194_CLK_HDA2CODEC_2X		44
#define TEGRA194_CLK_HDA2HDMICODEC		45
#define TEGRA194_CLK_HOST1X			46
#define TEGRA194_CLK_HSIC_TRK			47
#define TEGRA194_CLK_I2C1			48
#define TEGRA194_CLK_I2C2			49
#define TEGRA194_CLK_I2C3			50
#define TEGRA194_CLK_I2C4			51
#define TEGRA194_CLK_I2C6			52
#define TEGRA194_CLK_I2C7			53
#define TEGRA194_CLK_I2C8			54
#define TEGRA194_CLK_I2C9			55
#define TEGRA194_CLK_I2S1			56
#define TEGRA194_CLK_I2S1_SYNC_INPUT		57
#define TEGRA194_CLK_I2S2			58
#define TEGRA194_CLK_I2S2_SYNC_INPUT		59
#define TEGRA194_CLK_I2S3			60
#define TEGRA194_CLK_I2S3_SYNC_INPUT		61
#define TEGRA194_CLK_I2S4			62
#define TEGRA194_CLK_I2S4_SYNC_INPUT		63
#define TEGRA194_CLK_I2S5			64
#define TEGRA194_CLK_I2S5_SYNC_INPUT		65
#define TEGRA194_CLK_I2S6			66
#define TEGRA194_CLK_I2S6_SYNC_INPUT		67
#define TEGRA194_CLK_IQC1			68
#define TEGRA194_CLK_ISP			69
#define TEGRA194_CLK_KFUSE			70
#define TEGRA194_CLK_MAUD			71
#define TEGRA194_CLK_MIPI_CAL			72
#define TEGRA194_CLK_MPHY_CORE_PLL_FIXED	73
#define TEGRA194_CLK_MPHY_L0_RX_ANA		74
#define TEGRA194_CLK_MPHY_L0_RX_LS_BIT		75
#define TEGRA194_CLK_MPHY_L0_RX_SYMB		76
#define TEGRA194_CLK_MPHY_L0_TX_LS_3XBIT	77
#define TEGRA194_CLK_MPHY_L0_TX_SYMB		78
#define TEGRA194_CLK_MPHY_L1_RX_ANA		79
#define TEGRA194_CLK_MPHY_TX_1MHZ_REF		80
#define TEGRA194_CLK_NVCSI			81
#define TEGRA194_CLK_NVCSILP			82
#define TEGRA194_CLK_NVDEC			83
#define TEGRA194_CLK_NVDISPLAYHUB		84
#define TEGRA194_CLK_NVDISPLAY_DISP		85
#define TEGRA194_CLK_NVDISPLAY_P0		86
#define TEGRA194_CLK_NVDISPLAY_P1		87
#define TEGRA194_CLK_NVDISPLAY_P2		88
#define TEGRA194_CLK_NVENC			89
#define TEGRA194_CLK_NVJPG			90
#define TEGRA194_CLK_OSC			91
#define TEGRA194_CLK_AON_TOUCH			92
#define TEGRA194_CLK_PLLA			93
#define TEGRA194_CLK_PLLAON			94
#define TEGRA194_CLK_PLLD			95
#define TEGRA194_CLK_PLLD2			96
#define TEGRA194_CLK_PLLD3			97
#define TEGRA194_CLK_PLLDP			98
#define TEGRA194_CLK_PLLD4			99
#define TEGRA194_CLK_PLLE			100
#define TEGRA194_CLK_PLLP			101
#define TEGRA194_CLK_PLLP_OUT0			102
#define TEGRA194_CLK_UTMIPLL			103
#define TEGRA194_CLK_PLLA_OUT0			104
#define TEGRA194_CLK_PWM1			105
#define TEGRA194_CLK_PWM2			106
#define TEGRA194_CLK_PWM3			107
#define TEGRA194_CLK_PWM4			108
#define TEGRA194_CLK_PWM5			109
#define TEGRA194_CLK_PWM6			110
#define TEGRA194_CLK_PWM7			111
#define TEGRA194_CLK_PWM8			112
#define TEGRA194_CLK_RCE_CPU_NIC		113
#define TEGRA194_CLK_RCE_NIC			114
#define TEGRA194_CLK_SATA			115
#define TEGRA194_CLK_SATA_OOB			116
#define TEGRA194_CLK_AON_I2C_SLOW		117
#define TEGRA194_CLK_SCE_CPU_NIC		118
#define TEGRA194_CLK_SCE_NIC			119
#define TEGRA194_CLK_SDMMC1			120
#define TEGRA194_CLK_UPHY_PLL3			121
#define TEGRA194_CLK_SDMMC3			122
#define TEGRA194_CLK_SDMMC4			123
#define TEGRA194_CLK_SE				124
#define TEGRA194_CLK_SOR0_OUT			125
#define TEGRA194_CLK_SOR0_REF			126
#define TEGRA194_CLK_SOR0_PAD_CLKOUT		127
#define TEGRA194_CLK_SOR1_OUT			128
#define TEGRA194_CLK_SOR1_REF			129
#define TEGRA194_CLK_SOR1_PAD_CLKOUT		130
#define TEGRA194_CLK_SOR_SAFE			131
#define TEGRA194_CLK_IQC1_IN			132
#define TEGRA194_CLK_IQC2_IN			133
#define TEGRA194_CLK_DMIC5			134
#define TEGRA194_CLK_SPI1			135
#define TEGRA194_CLK_SPI2			136
#define TEGRA194_CLK_SPI3			137
#define TEGRA194_CLK_I2C_SLOW			138
#define TEGRA194_CLK_SYNC_DMIC1			139
#define TEGRA194_CLK_SYNC_DMIC2			140
#define TEGRA194_CLK_SYNC_DMIC3			141
#define TEGRA194_CLK_SYNC_DMIC4			142
#define TEGRA194_CLK_SYNC_DSPK1			143
#define TEGRA194_CLK_SYNC_DSPK2			144
#define TEGRA194_CLK_SYNC_I2S1			145
#define TEGRA194_CLK_SYNC_I2S2			146
#define TEGRA194_CLK_SYNC_I2S3			147
#define TEGRA194_CLK_SYNC_I2S4			148
#define TEGRA194_CLK_SYNC_I2S5			149
#define TEGRA194_CLK_SYNC_I2S6			150
#define TEGRA194_CLK_MPHY_FORCE_LS_MODE		151
#define TEGRA194_CLK_TACH			152
#define TEGRA194_CLK_TSEC			153
#define TEGRA194_CLK_TSECB			154
#define TEGRA194_CLK_UARTA			155
#define TEGRA194_CLK_UARTB			156
#define TEGRA194_CLK_UARTC			157
#define TEGRA194_CLK_UARTD			158
#define TEGRA194_CLK_UARTE			159
#define TEGRA194_CLK_UARTF			160
#define TEGRA194_CLK_UARTG			161
#define TEGRA194_CLK_UART_FST_MIPI_CAL		162
#define TEGRA194_CLK_UFSDEV_REF			163
#define TEGRA194_CLK_UFSHC			164
#define TEGRA194_CLK_USB2_TRK			165
#define TEGRA194_CLK_VI				166
#define TEGRA194_CLK_VIC			167
#define TEGRA194_CLK_PVA0_AXI			168
#define TEGRA194_CLK_PVA0_VPS0			169
#define TEGRA194_CLK_PVA0_VPS1			170
#define TEGRA194_CLK_PVA1_AXI			171
#define TEGRA194_CLK_PVA1_VPS0			172
#define TEGRA194_CLK_PVA1_VPS1			173
#define TEGRA194_CLK_DLA0_FALCON		174
#define TEGRA194_CLK_DLA0_CORE			175
#define TEGRA194_CLK_DLA1_FALCON		176
#define TEGRA194_CLK_DLA1_CORE			177
#define TEGRA194_CLK_SOR2_OUT			178
#define TEGRA194_CLK_SOR2_REF			179
#define TEGRA194_CLK_SOR2_PAD_CLKOUT		180
#define TEGRA194_CLK_SOR3_OUT			181
#define TEGRA194_CLK_SOR3_REF			182
#define TEGRA194_CLK_SOR3_PAD_CLKOUT		183
#define TEGRA194_CLK_NVDISPLAY_P3		184
#define TEGRA194_CLK_DPAUX2			185
#define TEGRA194_CLK_DPAUX3			186
#define TEGRA194_CLK_NVDEC1			187
#define TEGRA194_CLK_NVENC1			188
#define TEGRA194_CLK_SE_FREE			189
#define TEGRA194_CLK_UARTH			190
#define TEGRA194_CLK_FUSE_SERIAL		191
#define TEGRA194_CLK_QSPI0			192
#define TEGRA194_CLK_QSPI1			193
#define TEGRA194_CLK_QSPI0_PM			194
#define TEGRA194_CLK_QSPI1_PM			195
#define TEGRA194_CLK_VI_CONST			196
#define TEGRA194_CLK_NAFLL_BPMP			197
#define TEGRA194_CLK_NAFLL_SCE			198
#define TEGRA194_CLK_NAFLL_NVDEC		199
#define TEGRA194_CLK_NAFLL_NVJPG		200
#define TEGRA194_CLK_NAFLL_TSEC			201
#define TEGRA194_CLK_NAFLL_TSECB		202
#define TEGRA194_CLK_NAFLL_VI			203
#define TEGRA194_CLK_NAFLL_SE			204
#define TEGRA194_CLK_NAFLL_NVENC		205
#define TEGRA194_CLK_NAFLL_ISP			206
#define TEGRA194_CLK_NAFLL_VIC			207
#define TEGRA194_CLK_NAFLL_NVDISPLAYHUB		208
#define TEGRA194_CLK_NAFLL_AXICBB		209
#define TEGRA194_CLK_NAFLL_DLA			210
#define TEGRA194_CLK_NAFLL_PVA_CORE		211
#define TEGRA194_CLK_NAFLL_PVA_VPS		212
#define TEGRA194_CLK_NAFLL_CVNAS		213
#define TEGRA194_CLK_NAFLL_RCE			214
#define TEGRA194_CLK_NAFLL_NVENC1		215
#define TEGRA194_CLK_NAFLL_DLA_FALCON		216
#define TEGRA194_CLK_NAFLL_NVDEC1		217
#define TEGRA194_CLK_NAFLL_GPU			218
#define TEGRA194_CLK_SDMMC_LEGACY_TM		219
#define TEGRA194_CLK_PEX0_CORE_0		220
#define TEGRA194_CLK_PEX0_CORE_1		221
#define TEGRA194_CLK_PEX0_CORE_2		222
#define TEGRA194_CLK_PEX0_CORE_3		223
#define TEGRA194_CLK_PEX0_CORE_4		224
#define TEGRA194_CLK_PEX1_CORE_5		225
#define TEGRA194_CLK_PEX_REF1			226
#define TEGRA194_CLK_PEX_REF2			227
#define TEGRA194_CLK_CSI_A			229
#define TEGRA194_CLK_CSI_B			230
#define TEGRA194_CLK_CSI_C			231
#define TEGRA194_CLK_CSI_D			232
#define TEGRA194_CLK_CSI_E			233
#define TEGRA194_CLK_CSI_F			234
#define TEGRA194_CLK_CSI_G			235
#define TEGRA194_CLK_CSI_H			236
#define TEGRA194_CLK_PLLC4			237
#define TEGRA194_CLK_PLLC4_OUT			238
#define TEGRA194_CLK_PLLC4_OUT1			239
#define TEGRA194_CLK_PLLC4_OUT2			240
#define TEGRA194_CLK_PLLC4_MUXED		241
#define TEGRA194_CLK_PLLC4_VCO_DIV2		242
#define TEGRA194_CLK_CSI_A_PAD			244
#define TEGRA194_CLK_CSI_B_PAD			245
#define TEGRA194_CLK_CSI_C_PAD			246
#define TEGRA194_CLK_CSI_D_PAD			247
#define TEGRA194_CLK_CSI_E_PAD			248
#define TEGRA194_CLK_CSI_F_PAD			249
#define TEGRA194_CLK_CSI_G_PAD			250
#define TEGRA194_CLK_CSI_H_PAD			251
#define TEGRA194_CLK_PEX_SATA_USB_RX_BYP	254
#define TEGRA194_CLK_PEX_USB_PAD_PLL0_MGMT	255
#define TEGRA194_CLK_PEX_USB_PAD_PLL1_MGMT	256
#define TEGRA194_CLK_PEX_USB_PAD_PLL2_MGMT	257
#define TEGRA194_CLK_PEX_USB_PAD_PLL3_MGMT	258
#define TEGRA194_CLK_XUSB_CORE_DEV		265
#define TEGRA194_CLK_XUSB_CORE_MUX		266
#define TEGRA194_CLK_XUSB_CORE_HOST		267
#define TEGRA194_CLK_XUSB_CORE_SS		268
#define TEGRA194_CLK_XUSB_FALCON		269
#define TEGRA194_CLK_XUSB_FALCON_HOST		270
#define TEGRA194_CLK_XUSB_FALCON_SS		271
#define TEGRA194_CLK_XUSB_FS			272
#define TEGRA194_CLK_XUSB_FS_HOST		273
#define TEGRA194_CLK_XUSB_FS_DEV		274
#define TEGRA194_CLK_XUSB_SS			275
#define TEGRA194_CLK_XUSB_SS_DEV		276
#define TEGRA194_CLK_XUSB_SS_SUPERSPEED		277
#define TEGRA194_CLK_PLLDISPHUB			278
#define TEGRA194_CLK_PLLDISPHUB_DIV		279
#define TEGRA194_CLK_NAFLL_CLUSTER0		280
#define TEGRA194_CLK_NAFLL_CLUSTER1		281
#define TEGRA194_CLK_NAFLL_CLUSTER2		282
#define TEGRA194_CLK_NAFLL_CLUSTER3		283
#define TEGRA194_CLK_CAN1_CORE			284
#define TEGRA194_CLK_CAN2_CORE			285
#define TEGRA194_CLK_PLLA1_OUT1			286
#define TEGRA194_CLK_PLLREFE_VCOOUT		288
#define TEGRA194_CLK_CLK_32K			289
#define TEGRA194_CLK_SPDIFIN_SYNC_INPUT		290
#define TEGRA194_CLK_UTMIPLL_CLKOUT48		291
#define TEGRA194_CLK_UTMIPLL_CLKOUT480		292
#define TEGRA194_CLK_CVNAS			293
#define TEGRA194_CLK_PLLNVCSI			294
#define TEGRA194_CLK_PVA0_CPU_AXI		295
#define TEGRA194_CLK_PVA1_CPU_AXI		296
#define TEGRA194_CLK_PVA0_VPS			297
#define TEGRA194_CLK_PVA1_VPS			298
#define TEGRA194_CLK_DLA0_FALCON_MUX		299
#define TEGRA194_CLK_DLA1_FALCON_MUX		300
#define TEGRA194_CLK_DLA0_CORE_MUX		301
#define TEGRA194_CLK_DLA1_CORE_MUX		302
#define TEGRA194_CLK_UTMIPLL_HPS		304
#define TEGRA194_CLK_I2C5			305
#define TEGRA194_CLK_I2C10			306
#define TEGRA194_CLK_BPMP_CPU_NIC		307
#define TEGRA194_CLK_BPMP_APB			308
#define TEGRA194_CLK_TSC			309
#define TEGRA194_CLK_EMCSA			310
#define TEGRA194_CLK_EMCSB			311
#define TEGRA194_CLK_EMCSC			312
#define TEGRA194_CLK_EMCSD			313
#define TEGRA194_CLK_PLLC			314
#define TEGRA194_CLK_PLLC2			315
#define TEGRA194_CLK_PLLC3			316
#define TEGRA194_CLK_TSC_REF			317
#define TEGRA194_CLK_FUSE_BURN			318
#define TEGRA194_CLK_PEX0_CORE_0M		319
#define TEGRA194_CLK_PEX0_CORE_1M		320
#define TEGRA194_CLK_PEX0_CORE_2M		321
#define TEGRA194_CLK_PEX0_CORE_3M		322
#define TEGRA194_CLK_PEX0_CORE_4M		323
#define TEGRA194_CLK_PEX1_CORE_5M		324
#define TEGRA194_CLK_PLLE_HPS			326

#endif