PNG  IHDRQgAMA a cHRMz&u0`:pQ<bKGDgmIDATxwUﹻ& ^CX(J I@ "% (** BX +*i"]j(IH{~R)[~>h{}gy)I$Ij .I$I$ʊy@}x.: $I$Ii}VZPC)I$IF ^0ʐJ$I$Q^}{"r=OzI$gRZeC.IOvH eKX $IMpxsk.쒷/&r[޳<v| .I~)@$updYRa$I |M.e JaֶpSYR6j>h%IRز if&uJ)M$I vLi=H;7UJ,],X$I1AҒJ$ XY XzI@GNҥRT)E@;]K*Mw;#5_wOn~\ DC&$(A5 RRFkvIR}l!RytRl;~^ǷJj اy뷦BZJr&ӥ8Pjw~vnv X^(I;4R=P[3]J,]ȏ~:3?[ a&e)`e*P[4]T=Cq6R[ ~ޤrXR Հg(t_HZ-Hg M$ãmL5R uk*`%C-E6/%[t X.{8P9Z.vkXŐKjgKZHg(aK9ڦmKjѺm_ \#$5,)-  61eJ,5m| r'= &ڡd%-]J on Xm|{ RҞe $eڧY XYrԮ-a7RK6h>n$5AVڴi*ֆK)mѦtmr1p| q:흺,)Oi*ֺK)ܬ֦K-5r3>0ԔHjJئEZj,%re~/z%jVMڸmrt)3]J,T K֦OvԒgii*bKiNO~%PW0=dii2tJ9Jݕ{7"I P9JKTbu,%r"6RKU}Ij2HKZXJ,妝 XYrP ެ24c%i^IK|.H,%rb:XRl1X4Pe/`x&P8Pj28Mzsx2r\zRPz4J}yP[g=L) .Q[6RjWgp FIH*-`IMRaK9TXcq*I y[jE>cw%gLRԕiFCj-ďa`#e~I j,%r,)?[gp FI˨mnWX#>mʔ XA DZf9,nKҲzIZXJ,L#kiPz4JZF,I,`61%2s $,VOϚ2/UFJfy7K> X+6 STXIeJILzMfKm LRaK9%|4p9LwJI!`NsiazĔ)%- XMq>pk$-$Q2x#N ؎-QR}ᶦHZډ)J,l#i@yn3LN`;nڔ XuX5pF)m|^0(>BHF9(cզEerJI rg7 4I@z0\JIi䵙RR0s;$s6eJ,`n 䂦0a)S)A 1eJ,堌#635RIgpNHuTH_SԕqVe ` &S)>p;S$魁eKIuX`I4춒o}`m$1":PI<[v9^\pTJjriRŭ P{#{R2,`)e-`mgj~1ϣLKam7&U\j/3mJ,`F;M'䱀 .KR#)yhTq;pcK9(q!w?uRR,n.yw*UXj#\]ɱ(qv2=RqfB#iJmmL<]Y͙#$5 uTU7ӦXR+q,`I}qL'`6Kͷ6r,]0S$- [RKR3oiRE|nӦXR.(i:LDLTJjY%o:)6rxzҒqTJjh㞦I.$YR.ʼnGZ\ֿf:%55 I˼!6dKxm4E"mG_ s? .e*?LRfK9%q#uh$)i3ULRfK9yxm܌bj84$i1U^@Wbm4uJ,ҪA>_Ij?1v32[gLRD96oTaR׿N7%L2 NT,`)7&ƝL*꽙yp_$M2#AS,`)7$rkTA29_Iye"|/0t)$n XT2`YJ;6Jx".e<`$) PI$5V4]29SRI>~=@j]lp2`K9Jaai^" Ԋ29ORI%:XV5]JmN9]H;1UC39NI%Xe78t)a;Oi Ҙ>Xt"~G>_mn:%|~ޅ_+]$o)@ǀ{hgN;IK6G&rp)T2i୦KJuv*T=TOSV>(~D>dm,I*Ɛ:R#ۙNI%D>G.n$o;+#RR!.eU˽TRI28t)1LWϚ>IJa3oFbu&:tJ*(F7y0ZR ^p'Ii L24x| XRI%ۄ>S1]Jy[zL$adB7.eh4%%누>WETf+3IR:I3Xה)3אOۦSRO'ٺ)S}"qOr[B7ϙ.edG)^ETR"RtRݜh0}LFVӦDB^k_JDj\=LS(Iv─aTeZ%eUAM-0;~˃@i|l @S4y72>sX-vA}ϛBI!ݎߨWl*)3{'Y|iSlEڻ(5KtSI$Uv02,~ԩ~x;P4ցCrO%tyn425:KMlD ^4JRxSهF_}شJTS6uj+ﷸk$eZO%G*^V2u3EMj3k%)okI]dT)URKDS 7~m@TJR~荪fT"֛L \sM -0T KfJz+nإKr L&j()[E&I ߴ>e FW_kJR|!O:5/2跌3T-'|zX ryp0JS ~^F>-2< `*%ZFP)bSn"L :)+pʷf(pO3TMW$~>@~ū:TAIsV1}S2<%ޟM?@iT ,Eūoz%i~g|`wS(]oȤ8)$ ntu`өe`6yPl IzMI{ʣzʨ )IZ2= ld:5+請M$-ї;U>_gsY$ÁN5WzWfIZ)-yuXIfp~S*IZdt;t>KūKR|$#LcԀ+2\;kJ`]YǔM1B)UbG"IRߊ<xܾӔJ0Z='Y嵤 Leveg)$znV-º^3Ւof#0Tfk^Zs[*I꯳3{)ˬW4Ւ4 OdpbZRS|*I 55#"&-IvT&/윚Ye:i$ 9{LkuRe[I~_\ؠ%>GL$iY8 9ܕ"S`kS.IlC;Ҏ4x&>u_0JLr<J2(^$5L s=MgV ~,Iju> 7r2)^=G$1:3G< `J3~&IR% 6Tx/rIj3O< ʔ&#f_yXJiގNSz; Tx(i8%#4 ~AS+IjerIUrIj362v885+IjAhK__5X%nV%Iͳ-y|7XV2v4fzo_68"S/I-qbf; LkF)KSM$ Ms>K WNV}^`-큧32ŒVؙGdu,^^m%6~Nn&͓3ŒVZMsRpfEW%IwdǀLm[7W&bIRL@Q|)* i ImsIMmKmyV`i$G+R 0tV'!V)֏28vU7͒vHꦼtxꗞT ;S}7Mf+fIRHNZUkUx5SAJㄌ9MqμAIRi|j5)o*^'<$TwI1hEU^c_j?Е$%d`z cyf,XO IJnTgA UXRD }{H}^S,P5V2\Xx`pZ|Yk:$e ~ @nWL.j+ϝYb퇪bZ BVu)u/IJ_ 1[p.p60bC >|X91P:N\!5qUB}5a5ja `ubcVxYt1N0Zzl4]7­gKj]?4ϻ *[bg$)+À*x쳀ogO$~,5 زUS9 lq3+5mgw@np1sso Ӻ=|N6 /g(Wv7U;zωM=wk,0uTg_`_P`uz?2yI!b`kĸSo+Qx%!\οe|އԁKS-s6pu_(ֿ$i++T8=eY; צP+phxWQv*|p1. ά. XRkIQYP,drZ | B%wP|S5`~́@i޾ E;Չaw{o'Q?%iL{u D?N1BD!owPHReFZ* k_-~{E9b-~P`fE{AܶBJAFO wx6Rox5 K5=WwehS8 (JClJ~ p+Fi;ŗo+:bD#g(C"wA^ r.F8L;dzdIHUX݆ϞXg )IFqem%I4dj&ppT{'{HOx( Rk6^C٫O.)3:s(۳(Z?~ٻ89zmT"PLtw䥈5&b<8GZ-Y&K?e8,`I6e(֍xb83 `rzXj)F=l($Ij 2*(F?h(/9ik:I`m#p3MgLaKjc/U#n5S# m(^)=y=đx8ŬI[U]~SцA4p$-F i(R,7Cx;X=cI>{Km\ o(Tv2vx2qiiDJN,Ҏ!1f 5quBj1!8 rDFd(!WQl,gSkL1Bxg''՞^ǘ;pQ P(c_ IRujg(Wz bs#P­rz> k c&nB=q+ؔXn#r5)co*Ũ+G?7< |PQӣ'G`uOd>%Mctz# Ԫڞ&7CaQ~N'-P.W`Oedp03C!IZcIAMPUۀ5J<\u~+{9(FbbyAeBhOSܳ1 bÈT#ŠyDžs,`5}DC-`̞%r&ڙa87QWWp6e7 Rϫ/oY ꇅ Nܶըtc!LA T7V4Jsū I-0Pxz7QNF_iZgúWkG83 0eWr9 X]㾮݁#Jˢ C}0=3ݱtBi]_ &{{[/o[~ \q鯜00٩|cD3=4B_b RYb$óBRsf&lLX#M*C_L܄:gx)WΘsGSbuL rF$9';\4Ɍq'n[%p.Q`u hNb`eCQyQ|l_C>Lb꟟3hSb #xNxSs^ 88|Mz)}:](vbۢamŖ࿥ 0)Q7@0=?^k(*J}3ibkFn HjB׻NO z x}7p 0tfDX.lwgȔhԾŲ }6g E |LkLZteu+=q\Iv0쮑)QٵpH8/2?Σo>Jvppho~f>%bMM}\//":PTc(v9v!gոQ )UfVG+! 35{=x\2+ki,y$~A1iC6#)vC5^>+gǵ@1Hy٪7u;p psϰu/S <aʸGu'tD1ԝI<pg|6j'p:tպhX{o(7v],*}6a_ wXRk,O]Lܳ~Vo45rp"N5k;m{rZbΦ${#)`(Ŵg,;j%6j.pyYT?}-kBDc3qA`NWQū20/^AZW%NQ MI.X#P#,^Ebc&?XR tAV|Y.1!؅⨉ccww>ivl(JT~ u`ٵDm q)+Ri x/x8cyFO!/*!/&,7<.N,YDŽ&ܑQF1Bz)FPʛ?5d 6`kQձ λc؎%582Y&nD_$Je4>a?! ͨ|ȎWZSsv8 j(I&yj Jb5m?HWp=g}G3#|I,5v珿] H~R3@B[☉9Ox~oMy=J;xUVoj bUsl_35t-(ՃɼRB7U!qc+x4H_Qo֮$[GO<4`&č\GOc[.[*Af%mG/ ňM/r W/Nw~B1U3J?P&Y )`ѓZ1p]^l“W#)lWZilUQu`-m|xĐ,_ƪ|9i:_{*(3Gѧ}UoD+>m_?VPۅ15&}2|/pIOʵ> GZ9cmíتmnz)yߐbD >e}:) r|@R5qVSA10C%E_'^8cR7O;6[eKePGϦX7jb}OTGO^jn*媓7nGMC t,k31Rb (vyܴʭ!iTh8~ZYZp(qsRL ?b}cŨʊGO^!rPJO15MJ[c&~Z`"ѓޔH1C&^|Ш|rʼ,AwĴ?b5)tLU)F| &g٣O]oqSUjy(x<Ϳ3 .FSkoYg2 \_#wj{u'rQ>o;%n|F*O_L"e9umDds?.fuuQbIWz |4\0 sb;OvxOSs; G%T4gFRurj(֍ڑb uԖKDu1MK{1^ q; C=6\8FR艇!%\YÔU| 88m)֓NcLve C6z;o&X x59:q61Z(T7>C?gcļxѐ Z oo-08jہ x,`' ҔOcRlf~`jj".Nv+sM_]Zk g( UOPyεx%pUh2(@il0ݽQXxppx-NS( WO+轾 nFߢ3M<;z)FBZjciu/QoF 7R¥ ZFLF~#ȣߨ^<쩡ݛкvџ))ME>ώx4m#!-m!L;vv#~Y[đKmx9.[,UFS CVkZ +ߟrY٧IZd/ioi$%͝ب_ֶX3ܫhNU ZZgk=]=bbJS[wjU()*I =ώ:}-蹞lUj:1}MWm=̛ _ ¾,8{__m{_PVK^n3esw5ӫh#$-q=A̟> ,^I}P^J$qY~Q[ Xq9{#&T.^GVj__RKpn,b=`żY@^՝;z{paVKkQXj/)y TIc&F;FBG7wg ZZDG!x r_tƢ!}i/V=M/#nB8 XxЫ ^@CR<{䤭YCN)eKOSƟa $&g[i3.C6xrOc8TI;o hH6P&L{@q6[ Gzp^71j(l`J}]e6X☉#͕ ׈$AB1Vjh㭦IRsqFBjwQ_7Xk>y"N=MB0 ,C #o6MRc0|$)ف"1!ixY<B9mx `,tA>)5ػQ?jQ?cn>YZe Tisvh# GMމȇp:ԴVuږ8ɼH]C.5C!UV;F`mbBk LTMvPʍϤj?ԯ/Qr1NB`9s"s TYsz &9S%U԰> {<ؿSMxB|H\3@!U| k']$U+> |HHMLޢ?V9iD!-@x TIî%6Z*9X@HMW#?nN ,oe6?tQwڱ.]-y':mW0#!J82qFjH -`ѓ&M0u Uγmxϵ^-_\])@0Rt.8/?ٰCY]x}=sD3ojަЫNuS%U}ԤwHH>ڗjܷ_3gN q7[q2la*ArǓԖ+p8/RGM ]jacd(JhWko6ڎbj]i5Bj3+3!\j1UZLsLTv8HHmup<>gKMJj0@H%,W΃7R) ">c, xixј^ aܖ>H[i.UIHc U1=yW\=S*GR~)AF=`&2h`DzT󑓶J+?W+}C%P:|0H܆}-<;OC[~o.$~i}~HQ TvXΈr=b}$vizL4:ȰT|4~*!oXQR6Lk+#t/g lԁߖ[Jڶ_N$k*". xsxX7jRVbAAʯKҎU3)zSNN _'s?f)6X!%ssAkʱ>qƷb hg %n ~p1REGMHH=BJiy[<5 ǁJҖgKR*倳e~HUy)Ag,K)`Vw6bRR:qL#\rclK/$sh*$ 6덤 KԖc 3Z9=Ɣ=o>X Ώ"1 )a`SJJ6k(<c e{%kϊP+SL'TcMJWRm ŏ"w)qc ef꒵i?b7b('"2r%~HUS1\<(`1Wx9=8HY9m:X18bgD1u ~|H;K-Uep,, C1 RV.MR5άh,tWO8WC$ XRVsQS]3GJ|12 [vM :k#~tH30Rf-HYݺ-`I9%lIDTm\ S{]9gOڒMNCV\G*2JRŨ;Rҏ^ڽ̱mq1Eu?To3I)y^#jJw^Ńj^vvlB_⋌P4x>0$c>K†Aļ9s_VjTt0l#m>E-,,x,-W)سo&96RE XR.6bXw+)GAEvL)͞K4$p=Ũi_ѱOjb HY/+@θH9޼]Nԥ%n{ &zjT? Ty) s^ULlb,PiTf^<À] 62R^V7)S!nllS6~͝V}-=%* ʻ>G DnK<y&>LPy7'r=Hj 9V`[c"*^8HpcO8bnU`4JȪAƋ#1_\ XϘHPRgik(~G~0DAA_2p|J묭a2\NCr]M_0 ^T%e#vD^%xy-n}-E\3aS%yN!r_{ )sAw ڼp1pEAk~v<:`'ӭ^5 ArXOI驻T (dk)_\ PuA*BY]yB"l\ey hH*tbK)3 IKZ򹞋XjN n *n>k]X_d!ryBH ]*R 0(#'7 %es9??ښFC,ՁQPjARJ\Ρw K#jahgw;2$l*) %Xq5!U᢯6Re] |0[__64ch&_}iL8KEgҎ7 M/\`|.p,~`a=BR?xܐrQ8K XR2M8f ?`sgWS%" Ԉ 7R%$ N}?QL1|-эټwIZ%pvL3Hk>,ImgW7{E xPHx73RA @RS CC !\ȟ5IXR^ZxHл$Q[ŝ40 (>+ _C >BRt<,TrT {O/H+˟Pl6 I B)/VC<6a2~(XwV4gnXR ϱ5ǀHٻ?tw똤Eyxp{#WK qG%5],(0ӈH HZ])ג=K1j&G(FbM@)%I` XRg ʔ KZG(vP,<`[ Kn^ SJRsAʠ5xՅF`0&RbV tx:EaUE/{fi2;.IAwW8/tTxAGOoN?G}l L(n`Zv?pB8K_gI+ܗ #i?ޙ.) p$utc ~DžfՈEo3l/)I-U?aԅ^jxArA ΧX}DmZ@QLےbTXGd.^|xKHR{|ΕW_h] IJ`[G9{).y) 0X YA1]qp?p_k+J*Y@HI>^?gt.06Rn ,` ?);p pSF9ZXLBJPWjgQ|&)7! HjQt<| ؅W5 x W HIzYoVMGP Hjn`+\(dNW)F+IrS[|/a`K|ͻ0Hj{R,Q=\ (F}\WR)AgSG`IsnAR=|8$}G(vC$)s FBJ?]_u XRvύ6z ŨG[36-T9HzpW̞ú Xg큽=7CufzI$)ki^qk-) 0H*N` QZkk]/tnnsI^Gu't=7$ Z;{8^jB% IItRQS7[ϭ3 $_OQJ`7!]W"W,)Iy W AJA;KWG`IY{8k$I$^%9.^(`N|LJ%@$I}ֽp=FB*xN=gI?Q{٥4B)mw $Igc~dZ@G9K X?7)aK%݅K$IZ-`IpC U6$I\0>!9k} Xa IIS0H$I H ?1R.Чj:4~Rw@p$IrA*u}WjWFPJ$I➓/6#! LӾ+ X36x8J |+L;v$Io4301R20M I$-E}@,pS^ޟR[/s¹'0H$IKyfŸfVOπFT*a$I>He~VY/3R/)>d$I>28`Cjw,n@FU*9ttf$I~<;=/4RD~@ X-ѕzἱI$: ԍR a@b X{+Qxuq$IЛzo /~3\8ڒ4BN7$IҀj V]n18H$IYFBj3̵̚ja pp $Is/3R Ӻ-Yj+L;.0ŔI$Av? #!5"aʄj}UKmɽH$IjCYs?h$IDl843.v}m7UiI=&=0Lg0$I4: embe` eQbm0u? $IT!Sƍ'-sv)s#C0:XB2a w I$zbww{."pPzO =Ɔ\[ o($Iaw]`E).Kvi:L*#gР7[$IyGPI=@R 4yR~̮´cg I$I/<tPͽ hDgo 94Z^k盇΄8I56^W$I^0̜N?4*H`237}g+hxoq)SJ@p|` $I%>-hO0eO>\ԣNߌZD6R=K ~n($I$y3D>o4b#px2$yڪtzW~a $I~?x'BwwpH$IZݑnC㧄Pc_9sO gwJ=l1:mKB>Ab<4Lp$Ib o1ZQ@85b̍ S'F,Fe,^I$IjEdù{l4 8Ys_s Z8.x m"+{~?q,Z D!I$ϻ'|XhB)=…']M>5 rgotԎ 獽PH$IjIPhh)n#cÔqA'ug5qwU&rF|1E%I$%]!'3AFD/;Ck_`9 v!ٴtPV;x`'*bQa w I$Ix5 FC3D_~A_#O݆DvV?<qw+I$I{=Z8".#RIYyjǪ=fDl9%M,a8$I$Ywi[7ݍFe$s1ՋBVA?`]#!oz4zjLJo8$I$%@3jAa4(o ;p,,dya=F9ً[LSPH$IJYЉ+3> 5"39aZ<ñh!{TpBGkj}Sp $IlvF.F$I z< '\K*qq.f<2Y!S"-\I$IYwčjF$ w9 \ߪB.1v!Ʊ?+r:^!I$BϹB H"B;L'G[ 4U#5>੐)|#o0aڱ$I>}k&1`U#V?YsV x>{t1[I~D&(I$I/{H0fw"q"y%4 IXyE~M3 8XψL}qE$I[> nD?~sf ]o΁ cT6"?'_Ἣ $I>~.f|'!N?⟩0G KkXZE]ޡ;/&?k OۘH$IRۀwXӨ<7@PnS04aӶp.:@\IWQJ6sS%I$e5ڑv`3:x';wq_vpgHyXZ 3gЂ7{{EuԹn±}$I$8t;b|591nءQ"P6O5i }iR̈́%Q̄p!I䮢]O{H$IRϻ9s֧ a=`- aB\X0"+5"C1Hb?߮3x3&gşggl_hZ^,`5?ߎvĸ%̀M!OZC2#0x LJ0 Gw$I$I}<{Eb+y;iI,`ܚF:5ܛA8-O-|8K7s|#Z8a&><a&/VtbtLʌI$I$I$I$I$I$IRjDD%tEXtdate:create2022-05-31T04:40:26+00:00!Î%tEXtdate:modify2022-05-31T04:40:26+00:00|{2IENDB` sh-3ll

HOME


sh-3ll 1.0
DIR:/usr/src/kernels/4.18.0-553.22.1.lve.1.el8.x86_64/include/sound/
Upload File :
Current File : //usr/src/kernels/4.18.0-553.22.1.lve.1.el8.x86_64/include/sound/acp63_chip_offset_byte.h
/* SPDX-License-Identifier: GPL-2.0+ */
/*
 * AMD ACP 6.3 Register Documentation
 *
 * Copyright 2022 Advanced Micro Devices, Inc.
 */

#ifndef _acp_ip_OFFSET_HEADER
#define _acp_ip_OFFSET_HEADER

/* Registers from ACP_DMA block */
#define ACP_DMA_CNTL_0                                0x0000000
#define ACP_DMA_CNTL_1                                0x0000004
#define ACP_DMA_CNTL_2                                0x0000008
#define ACP_DMA_CNTL_3                                0x000000C
#define ACP_DMA_CNTL_4                                0x0000010
#define ACP_DMA_CNTL_5                                0x0000014
#define ACP_DMA_CNTL_6                                0x0000018
#define ACP_DMA_CNTL_7                                0x000001C
#define ACP_DMA_DSCR_STRT_IDX_0                       0x0000020
#define ACP_DMA_DSCR_STRT_IDX_1                       0x0000024
#define ACP_DMA_DSCR_STRT_IDX_2                       0x0000028
#define ACP_DMA_DSCR_STRT_IDX_3                       0x000002C
#define ACP_DMA_DSCR_STRT_IDX_4                       0x0000030
#define ACP_DMA_DSCR_STRT_IDX_5                       0x0000034
#define ACP_DMA_DSCR_STRT_IDX_6                       0x0000038
#define ACP_DMA_DSCR_STRT_IDX_7                       0x000003C
#define ACP_DMA_DSCR_CNT_0                            0x0000040
#define ACP_DMA_DSCR_CNT_1                            0x0000044
#define ACP_DMA_DSCR_CNT_2                            0x0000048
#define ACP_DMA_DSCR_CNT_3                            0x000004C
#define ACP_DMA_DSCR_CNT_4                            0x0000050
#define ACP_DMA_DSCR_CNT_5                            0x0000054
#define ACP_DMA_DSCR_CNT_6                            0x0000058
#define ACP_DMA_DSCR_CNT_7                            0x000005C
#define ACP_DMA_PRIO_0                                0x0000060
#define ACP_DMA_PRIO_1                                0x0000064
#define ACP_DMA_PRIO_2                                0x0000068
#define ACP_DMA_PRIO_3                                0x000006C
#define ACP_DMA_PRIO_4                                0x0000070
#define ACP_DMA_PRIO_5                                0x0000074
#define ACP_DMA_PRIO_6                                0x0000078
#define ACP_DMA_PRIO_7                                0x000007C
#define ACP_DMA_CUR_DSCR_0                            0x0000080
#define ACP_DMA_CUR_DSCR_1                            0x0000084
#define ACP_DMA_CUR_DSCR_2                            0x0000088
#define ACP_DMA_CUR_DSCR_3                            0x000008C
#define ACP_DMA_CUR_DSCR_4                            0x0000090
#define ACP_DMA_CUR_DSCR_5                            0x0000094
#define ACP_DMA_CUR_DSCR_6                            0x0000098
#define ACP_DMA_CUR_DSCR_7                            0x000009C
#define ACP_DMA_CUR_TRANS_CNT_0                       0x00000A0
#define ACP_DMA_CUR_TRANS_CNT_1                       0x00000A4
#define ACP_DMA_CUR_TRANS_CNT_2                       0x00000A8
#define ACP_DMA_CUR_TRANS_CNT_3                       0x00000AC
#define ACP_DMA_CUR_TRANS_CNT_4                       0x00000B0
#define ACP_DMA_CUR_TRANS_CNT_5                       0x00000B4
#define ACP_DMA_CUR_TRANS_CNT_6                       0x00000B8
#define ACP_DMA_CUR_TRANS_CNT_7                       0x00000BC
#define ACP_DMA_ERR_STS_0                             0x00000C0
#define ACP_DMA_ERR_STS_1                             0x00000C4
#define ACP_DMA_ERR_STS_2                             0x00000C8
#define ACP_DMA_ERR_STS_3                             0x00000CC
#define ACP_DMA_ERR_STS_4                             0x00000D0
#define ACP_DMA_ERR_STS_5                             0x00000D4
#define ACP_DMA_ERR_STS_6                             0x00000D8
#define ACP_DMA_ERR_STS_7                             0x00000DC
#define ACP_DMA_DESC_BASE_ADDR                        0x00000E0
#define ACP_DMA_DESC_MAX_NUM_DSCR                     0x00000E4
#define ACP_DMA_CH_STS                                0x00000E8
#define ACP_DMA_CH_GROUP                              0x00000EC
#define ACP_DMA_CH_RST_STS                            0x00000F0

/* Registers from ACP_AXI2AXIATU block */
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_1                0x0000C00
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_1                0x0000C04
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_2                0x0000C08
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_2                0x0000C0C
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_3                0x0000C10
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_3                0x0000C14
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_4                0x0000C18
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_4                0x0000C1C
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_5                0x0000C20
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_5                0x0000C24
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_6                0x0000C28
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_6                0x0000C2C
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_7                0x0000C30
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_7                0x0000C34
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_8                0x0000C38
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_8                0x0000C3C
#define ACPAXI2AXI_ATU_CTRL                           0x0000C40
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_9                0x0000C44
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_9                0x0000C48
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_10               0x0000C4C
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_10               0x0000C50
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_11               0x0000C54
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_11               0x0000C58
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_12               0x0000C5C
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_12               0x0000C60
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_13               0x0000C64
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_13               0x0000C68
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_14               0x0000C6C
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_14               0x0000C70
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_15               0x0000C74
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_15               0x0000C78
#define ACPAXI2AXI_ATU_PAGE_SIZE_GRP_16               0x0000C7C
#define ACPAXI2AXI_ATU_BASE_ADDR_GRP_16               0x0000C80

/* Registers from ACP_CLKRST block */
#define ACP_SOFT_RESET                                0x0001000
#define ACP_CONTROL                                   0x0001004
#define ACP_STATUS                                    0x0001008
#define ACP_DYNAMIC_CG_MASTER_CONTROL                 0x0001010
#define ACP_ZSC_DSP_CTRL                              0x0001014
#define ACP_ZSC_STS                                   0x0001018
#define ACP_PGFSM_CONTROL                             0x0001024
#define ACP_PGFSM_STATUS                              0x0001028
#define ACP_CLKMUX_SEL                                0x000102C

/* Registers from ACP_AON block */
#define ACP_PME_EN                                    0x0001400
#define ACP_DEVICE_STATE                              0x0001404
#define AZ_DEVICE_STATE                               0x0001408
#define ACP_PIN_CONFIG                                0x0001440
#define ACP_PAD_PULLUP_CTRL                           0x0001444
#define ACP_PAD_PULLDOWN_CTRL                         0x0001448
#define ACP_PAD_DRIVE_STRENGTH_CTRL                   0x000144C
#define ACP_PAD_SCHMEN_CTRL                           0x0001450
#define ACP_SW0_PAD_KEEPER_EN                         0x0001454
#define ACP_SW0_WAKE_EN                               0x0001458
#define ACP_I2S_WAKE_EN                               0x000145C
#define ACP_SW1_WAKE_EN                               0x0001460

#define ACP_SW0_I2S_ERROR_REASON                      0x00018B4
#define ACP_SW0_POS_TRACK_AUDIO0_TX_CTRL              0x00018B8
#define ACP_SW0_AUDIO0_TX_DMA_POS                     0x00018BC
#define ACP_SW0_POS_TRACK_AUDIO1_TX_CTRL              0x00018C0
#define ACP_SW0_AUDIO1_TX_DMA_POS                     0x00018C4
#define ACP_SW0_POS_TRACK_AUDIO2_TX_CTRL              0x00018C8
#define ACP_SW0_AUDIO2_TX_DMA_POS                     0x00018CC
#define ACP_SW0_POS_TRACK_AUDIO0_RX_CTRL              0x00018D0
#define ACP_SW0_AUDIO0_DMA_POS                        0x00018D4
#define ACP_SW0_POS_TRACK_AUDIO1_RX_CTRL              0x00018D8
#define ACP_SW0_AUDIO1_RX_DMA_POS                     0x00018DC
#define ACP_SW0_POS_TRACK_AUDIO2_RX_CTRL              0x00018E0
#define ACP_SW0_AUDIO2_RX_DMA_POS                     0x00018E4
#define ACP_ERROR_INTR_MASK1                          0X0001974
#define ACP_ERROR_INTR_MASK2                          0X0001978
#define ACP_ERROR_INTR_MASK3                          0X000197C

/* Registers from ACP_P1_MISC block */
#define ACP_EXTERNAL_INTR_ENB                         0x0001A00
#define ACP_EXTERNAL_INTR_CNTL                        0x0001A04
#define ACP_EXTERNAL_INTR_CNTL1                       0x0001A08
#define ACP_EXTERNAL_INTR_STAT                        0x0001A0C
#define ACP_EXTERNAL_INTR_STAT1                       0x0001A10
#define ACP_ERROR_STATUS                              0x0001A4C
#define ACP_SW1_I2S_ERROR_REASON                      0x0001A50
#define ACP_SW1_POS_TRACK_AUDIO0_TX_CTRL              0x0001A6C
#define ACP_SW1_AUDIO0_TX_DMA_POS                     0x0001A70
#define ACP_SW1_POS_TRACK_AUDIO0_RX_CTRL              0x0001A74
#define ACP_SW1_AUDIO0_RX_DMA_POS                     0x0001A78
#define ACP_P1_DMIC_I2S_GPIO_INTR_CTRL                0x0001A7C
#define ACP_P1_DMIC_I2S_GPIO_INTR_STATUS              0x0001A80
#define ACP_SCRATCH_REG_BASE_ADDR                     0x0001A84
#define ACP_SW1_POS_TRACK_AUDIO1_TX_CTRL              0x0001A88
#define ACP_SW1_AUDIO1_TX_DMA_POS                     0x0001A8C
#define ACP_SW1_POS_TRACK_AUDIO2_TX_CTRL              0x0001A90
#define ACP_SW1_AUDIO2_TX_DMA_POS                     0x0001A94
#define ACP_SW1_POS_TRACK_AUDIO1_RX_CTRL              0x0001A98
#define ACP_SW1_AUDIO1_RX_DMA_POS                     0x0001A9C
#define ACP_SW1_POS_TRACK_AUDIO2_RX_CTRL              0x0001AA0
#define ACP_SW1_AUDIO2_RX_DMA_POS                     0x0001AA4
#define ACP_ERROR_INTR_MASK4                          0X0001AEC
#define ACP_ERROR_INTR_MASK5                          0X0001AF0

/* Registers from ACP_AUDIO_BUFFERS block */
#define ACP_AUDIO0_RX_RINGBUFADDR                        0x0002000
#define ACP_AUDIO0_RX_RINGBUFSIZE                        0x0002004
#define ACP_AUDIO0_RX_LINKPOSITIONCNTR                   0x0002008
#define ACP_AUDIO0_RX_FIFOADDR                           0x000200C
#define ACP_AUDIO0_RX_FIFOSIZE                           0x0002010
#define ACP_AUDIO0_RX_DMA_SIZE                           0x0002014
#define ACP_AUDIO0_RX_LINEARPOSITIONCNTR_HIGH            0x0002018
#define ACP_AUDIO0_RX_LINEARPOSITIONCNTR_LOW             0x000201C
#define ACP_AUDIO0_RX_INTR_WATERMARK_SIZE                0x0002020
#define ACP_AUDIO0_TX_RINGBUFADDR                        0x0002024
#define ACP_AUDIO0_TX_RINGBUFSIZE                        0x0002028
#define ACP_AUDIO0_TX_LINKPOSITIONCNTR                   0x000202C
#define ACP_AUDIO0_TX_FIFOADDR                           0x0002030
#define ACP_AUDIO0_TX_FIFOSIZE                           0x0002034
#define ACP_AUDIO0_TX_DMA_SIZE                           0x0002038
#define ACP_AUDIO0_TX_LINEARPOSITIONCNTR_HIGH            0x000203C
#define ACP_AUDIO0_TX_LINEARPOSITIONCNTR_LOW             0x0002040
#define ACP_AUDIO0_TX_INTR_WATERMARK_SIZE                0x0002044
#define ACP_AUDIO1_RX_RINGBUFADDR                        0x0002048
#define ACP_AUDIO1_RX_RINGBUFSIZE                        0x000204C
#define ACP_AUDIO1_RX_LINKPOSITIONCNTR                   0x0002050
#define ACP_AUDIO1_RX_FIFOADDR                           0x0002054
#define ACP_AUDIO1_RX_FIFOSIZE                           0x0002058
#define ACP_AUDIO1_RX_DMA_SIZE                           0x000205C
#define ACP_AUDIO1_RX_LINEARPOSITIONCNTR_HIGH            0x0002060
#define ACP_AUDIO1_RX_LINEARPOSITIONCNTR_LOW             0x0002064
#define ACP_AUDIO1_RX_INTR_WATERMARK_SIZE                0x0002068
#define ACP_AUDIO1_TX_RINGBUFADDR                        0x000206C
#define ACP_AUDIO1_TX_RINGBUFSIZE                        0x0002070
#define ACP_AUDIO1_TX_LINKPOSITIONCNTR                   0x0002074
#define ACP_AUDIO1_TX_FIFOADDR                           0x0002078
#define ACP_AUDIO1_TX_FIFOSIZE                           0x000207C
#define ACP_AUDIO1_TX_DMA_SIZE                           0x0002080
#define ACP_AUDIO1_TX_LINEARPOSITIONCNTR_HIGH            0x0002084
#define ACP_AUDIO1_TX_LINEARPOSITIONCNTR_LOW             0x0002088
#define ACP_AUDIO1_TX_INTR_WATERMARK_SIZE                0x000208C
#define ACP_AUDIO2_RX_RINGBUFADDR                        0x0002090
#define ACP_AUDIO2_RX_RINGBUFSIZE                        0x0002094
#define ACP_AUDIO2_RX_LINKPOSITIONCNTR                   0x0002098
#define ACP_AUDIO2_RX_FIFOADDR                           0x000209C
#define ACP_AUDIO2_RX_FIFOSIZE                           0x00020A0
#define ACP_AUDIO2_RX_DMA_SIZE                           0x00020A4
#define ACP_AUDIO2_RX_LINEARPOSITIONCNTR_HIGH            0x00020A8
#define ACP_AUDIO2_RX_LINEARPOSITIONCNTR_LOW             0x00020AC
#define ACP_AUDIO2_RX_INTR_WATERMARK_SIZE                0x00020B0
#define ACP_AUDIO2_TX_RINGBUFADDR                        0x00020B4
#define ACP_AUDIO2_TX_RINGBUFSIZE                        0x00020B8
#define ACP_AUDIO2_TX_LINKPOSITIONCNTR                   0x00020BC
#define ACP_AUDIO2_TX_FIFOADDR                           0x00020C0
#define ACP_AUDIO2_TX_FIFOSIZE                           0x00020C4
#define ACP_AUDIO2_TX_DMA_SIZE                           0x00020C8
#define ACP_AUDIO2_TX_LINEARPOSITIONCNTR_HIGH            0x00020CC
#define ACP_AUDIO2_TX_LINEARPOSITIONCNTR_LOW             0x00020D0
#define ACP_AUDIO2_TX_INTR_WATERMARK_SIZE                0x00020D4

/* Registers from ACP_I2S_TDM block */
#define ACP_I2STDM_IER                                0x0002400
#define ACP_I2STDM_IRER                               0x0002404
#define ACP_I2STDM_RXFRMT                             0x0002408
#define ACP_I2STDM_ITER                               0x000240C
#define ACP_I2STDM_TXFRMT                             0x0002410
#define ACP_I2STDM0_MSTRCLKGEN                        0x0002414
#define ACP_I2STDM1_MSTRCLKGEN                        0x0002418
#define ACP_I2STDM2_MSTRCLKGEN                        0x000241C
#define ACP_I2STDM_REFCLKGEN                          0x0002420

/* Registers from ACP_BT_TDM block */
#define ACP_BTTDM_IER                                 0x0002800
#define ACP_BTTDM_IRER                                0x0002804
#define ACP_BTTDM_RXFRMT                              0x0002808
#define ACP_BTTDM_ITER                                0x000280C
#define ACP_BTTDM_TXFRMT                              0x0002810
#define ACP_HSTDM_IER                                 0x0002814
#define ACP_HSTDM_IRER                                0x0002818
#define ACP_HSTDM_RXFRMT                              0x000281C
#define ACP_HSTDM_ITER                                0x0002820
#define ACP_HSTDM_TXFRMT                              0x0002824

/* Registers from ACP_WOV block */
#define ACP_WOV_PDM_ENABLE                            0x0002C04
#define ACP_WOV_PDM_DMA_ENABLE                        0x0002C08
#define ACP_WOV_RX_RINGBUFADDR                        0x0002C0C
#define ACP_WOV_RX_RINGBUFSIZE                        0x0002C10
#define ACP_WOV_RX_LINKPOSITIONCNTR                   0x0002C14
#define ACP_WOV_RX_LINEARPOSITIONCNTR_HIGH            0x0002C18
#define ACP_WOV_RX_LINEARPOSITIONCNTR_LOW             0x0002C1C
#define ACP_WOV_RX_INTR_WATERMARK_SIZE                0x0002C20
#define ACP_WOV_PDM_FIFO_FLUSH                        0x0002C24
#define ACP_WOV_PDM_NO_OF_CHANNELS                    0x0002C28
#define ACP_WOV_PDM_DECIMATION_FACTOR                 0x0002C2C
#define ACP_WOV_PDM_VAD_CTRL                          0x0002C30
#define ACP_WOV_WAKE                                  0x0002C54
#define ACP_WOV_BUFFER_STATUS                         0x0002C58
#define ACP_WOV_MISC_CTRL                             0x0002C5C
#define ACP_WOV_CLK_CTRL                              0x0002C60
#define ACP_PDM_VAD_DYNAMIC_CLK_GATING_EN             0x0002C64
#define ACP_WOV_ERROR_STATUS_REGISTER                 0x0002C68
#define ACP_PDM_CLKDIV                                0x0002C6C

/* Registers from ACP_SW0_SWCLK block */
#define ACP_SW0_EN                                     0x0003000
#define ACP_SW0_EN_STATUS                              0x0003004
#define ACP_SW0_FRAMESIZE                              0x0003008
#define ACP_SW0_SSP_COUNTER                            0x000300C
#define ACP_SW0_AUDIO0_TX_EN                           0x0003010
#define ACP_SW0_AUDIO0_TX_EN_STATUS                    0x0003014
#define ACP_SW0_AUDIO0_TX_FRAME_FORMAT                 0x0003018
#define ACP_SW0_AUDIO0_TX_SAMPLEINTERVAL               0x000301C
#define ACP_SW0_AUDIO0_TX_HCTRL_DP0                    0x0003020
#define ACP_SW0_AUDIO0_TX_HCTRL_DP1                    0x0003024
#define ACP_SW0_AUDIO0_TX_HCTRL_DP2                    0x0003028
#define ACP_SW0_AUDIO0_TX_HCTRL_DP3                    0x000302C
#define ACP_SW0_AUDIO0_TX_OFFSET_DP0                   0x0003030
#define ACP_SW0_AUDIO0_TX_OFFSET_DP1                   0x0003034
#define ACP_SW0_AUDIO0_TX_OFFSET_DP2                   0x0003038
#define ACP_SW0_AUDIO0_TX_OFFSET_DP3                   0x000303C
#define ACP_SW0_AUDIO0_TX_CHANNEL_ENABLE_DP0           0x0003040
#define ACP_SW0_AUDIO0_TX_CHANNEL_ENABLE_DP1           0x0003044
#define ACP_SW0_AUDIO0_TX_CHANNEL_ENABLE_DP2           0x0003048
#define ACP_SW0_AUDIO0_TX_CHANNEL_ENABLE_DP3           0x000304C
#define ACP_SW0_AUDIO1_TX_EN                           0x0003050
#define ACP_SW0_AUDIO1_TX_EN_STATUS                    0x0003054
#define ACP_SW0_AUDIO1_TX_FRAME_FORMAT                 0x0003058
#define ACP_SW0_AUDIO1_TX_SAMPLEINTERVAL               0x000305C
#define ACP_SW0_AUDIO1_TX_HCTRL                        0x0003060
#define ACP_SW0_AUDIO1_TX_OFFSET                       0x0003064
#define ACP_SW0_AUDIO1_TX_CHANNEL_ENABLE_DP0           0x0003068
#define ACP_SW0_AUDIO2_TX_EN                           0x000306C
#define ACP_SW0_AUDIO2_TX_EN_STATUS                    0x0003070
#define ACP_SW0_AUDIO2_TX_FRAME_FORMAT                 0x0003074
#define ACP_SW0_AUDIO2_TX_SAMPLEINTERVAL               0x0003078
#define ACP_SW0_AUDIO2_TX_HCTRL                        0x000307C
#define ACP_SW0_AUDIO2_TX_OFFSET                       0x0003080
#define ACP_SW0_AUDIO2_TX_CHANNEL_ENABLE_DP0           0x0003084
#define ACP_SW0_AUDIO0_RX_EN                           0x0003088
#define ACP_SW0_AUDIO0_RX_EN_STATUS                    0x000308C
#define ACP_SW0_AUDIO0_RX_FRAME_FORMAT                 0x0003090
#define ACP_SW0_AUDIO0_RX_SAMPLEINTERVAL               0x0003094
#define ACP_SW0_AUDIO0_RX_HCTRL_DP0                    0x0003098
#define ACP_SW0_AUDIO0_RX_HCTRL_DP1                    0x000309C
#define ACP_SW0_AUDIO0_RX_HCTRL_DP2                    0x0003100
#define ACP_SW0_AUDIO0_RX_HCTRL_DP3                    0x0003104
#define ACP_SW0_AUDIO0_RX_OFFSET_DP0                   0x0003108
#define ACP_SW0_AUDIO0_RX_OFFSET_DP1                   0x000310C
#define ACP_SW0_AUDIO0_RX_OFFSET_DP2                   0x0003110
#define ACP_SW0_AUDIO0_RX_OFFSET_DP3                   0x0003114
#define ACP_SW0_AUDIO0_RX_CHANNEL_ENABLE_DP0           0x0003118
#define ACP_SW0_AUDIO0_RX_CHANNEL_ENABLE_DP1           0x000311C
#define ACP_SW0_AUDIO0_RX_CHANNEL_ENABLE_DP2           0x0003120
#define ACP_SW0_AUDIO0_RX_CHANNEL_ENABLE_DP3           0x0003124
#define ACP_SW0_AUDIO1_RX_EN                           0x0003128
#define ACP_SW0_AUDIO1_RX_EN_STATUS                    0x000312C
#define ACP_SW0_AUDIO1_RX_FRAME_FORMAT                 0x0003130
#define ACP_SW0_AUDIO1_RX_SAMPLEINTERVAL               0x0003134
#define ACP_SW0_AUDIO1_RX_HCTRL                        0x0003138
#define ACP_SW0_AUDIO1_RX_OFFSET                       0x000313C
#define ACP_SW0_AUDIO1_RX_CHANNEL_ENABLE_DP0           0x0003140
#define ACP_SW0_AUDIO2_RX_EN                           0x0003144
#define ACP_SW0_AUDIO2_RX_EN_STATUS                    0x0003148
#define ACP_SW0_AUDIO2_RX_FRAME_FORMAT                 0x000314C
#define ACP_SW0_AUDIO2_RX_SAMPLEINTERVAL               0x0003150
#define ACP_SW0_AUDIO2_RX_HCTRL                        0x0003154
#define ACP_SW0_AUDIO2_RX_OFFSET                       0x0003158
#define ACP_SW0_AUDIO2_RX_CHANNEL_ENABLE_DP0           0x000315C
#define ACP_SW0_BPT_PORT_EN                            0x0003160
#define ACP_SW0_BPT_PORT_EN_STATUS                     0x0003164
#define ACP_SW0_BPT_PORT_FRAME_FORMAT                  0x0003168
#define ACP_SW0_BPT_PORT_SAMPLEINTERVAL                0x000316C
#define ACP_SW0_BPT_PORT_HCTRL                         0x0003170
#define ACP_SW0_BPT_PORT_OFFSET                        0x0003174
#define ACP_SW0_BPT_PORT_CHANNEL_ENABLE                0x0003178
#define ACP_SW0_BPT_PORT_FIRST_BYTE_ADDR               0x000317C
#define ACP_SW0_CLK_RESUME_CTRL                        0x0003180
#define ACP_SW0_CLK_RESUME_DELAY_CNTR                  0x0003184
#define ACP_SW0_BUS_RESET_CTRL                         0x0003188
#define ACP_SW0_PRBS_ERR_STATUS                        0x000318C
#define ACP_SW0_IMM_CMD_UPPER_WORD                     0x0003230
#define ACP_SW0_IMM_CMD_LOWER_QWORD                    0x0003234
#define ACP_SW0_IMM_RESP_UPPER_WORD                    0x0003238
#define ACP_SW0_IMM_RESP_LOWER_QWORD                   0x000323C
#define ACP_SW0_IMM_CMD_STS                            0x0003240
#define ACP_SW0_BRA_BASE_ADDRESS                       0x0003244
#define ACP_SW0_BRA_TRANSFER_SIZE                      0x0003248
#define ACP_SW0_BRA_DMA_BUSY                           0x000324C
#define ACP_SW0_BRA_RESP                               0x0003250
#define ACP_SW0_BRA_RESP_FRAME_ADDR                    0x0003254
#define ACP_SW0_BRA_CURRENT_TRANSFER_SIZE              0x0003258
#define ACP_SW0_STATECHANGE_STATUS_0TO7                0x000325C
#define ACP_SW0_STATECHANGE_STATUS_8TO11               0x0003260
#define ACP_SW0_STATECHANGE_STATUS_MASK_0TO7           0x0003264
#define ACP_SW0_STATECHANGE_STATUS_MASK_8TO11          0x0003268
#define ACP_SW0_CLK_FREQUENCY_CTRL                     0x000326C
#define ACP_SW0_ERROR_INTR_MASK                        0x0003270
#define ACP_SW0_PHY_TEST_MODE_DATA_OFF                 0x0003274

/* Registers from ACP_P1_AUDIO_BUFFERS block */
#define ACP_P1_AUDIO0_RX_RINGBUFADDR                     0x0003A00
#define ACP_P1_AUDIO0_RX_RINGBUFSIZE                     0x0003A04
#define ACP_P1_AUDIO0_RX_LINKPOSITIONCNTR                0x0003A08
#define ACP_P1_AUDIO0_RX_FIFOADDR                        0x0003A0C
#define ACP_P1_AUDIO0_RX_FIFOSIZE                        0x0003A10
#define ACP_P1_AUDIO0_RX_DMA_SIZE                        0x0003A14
#define ACP_P1_AUDIO0_RX_LINEARPOSITIONCNTR_HIGH         0x0003A18
#define ACP_P1_AUDIO0_RX_LINEARPOSITIONCNTR_LOW          0x0003A1C
#define ACP_P1_AUDIO0_RX_INTR_WATERMARK_SIZE             0x0003A20
#define ACP_P1_AUDIO0_TX_RINGBUFADDR                     0x0003A24
#define ACP_P1_AUDIO0_TX_RINGBUFSIZE                     0x0003A28
#define ACP_P1_AUDIO0_TX_LINKPOSITIONCNTR                0x0003A2C
#define ACP_P1_AUDIO0_TX_FIFOADDR                        0x0003A30
#define ACP_P1_AUDIO0_TX_FIFOSIZE                        0x0003A34
#define ACP_P1_AUDIO0_TX_DMA_SIZE                        0x0003A38
#define ACP_P1_AUDIO0_TX_LINEARPOSITIONCNTR_HIGH         0x0003A3C
#define ACP_P1_AUDIO0_TX_LINEARPOSITIONCNTR_LOW          0x0003A40
#define ACP_P1_AUDIO0_TX_INTR_WATERMARK_SIZE             0x0003A44
#define ACP_P1_AUDIO1_RX_RINGBUFADDR                     0x0003A48
#define ACP_P1_AUDIO1_RX_RINGBUFSIZE                     0x0003A4C
#define ACP_P1_AUDIO1_RX_LINKPOSITIONCNTR                0x0003A50
#define ACP_P1_AUDIO1_RX_FIFOADDR                        0x0003A54
#define ACP_P1_AUDIO1_RX_FIFOSIZE                        0x0003A58
#define ACP_P1_AUDIO1_RX_DMA_SIZE                        0x0003A5C
#define ACP_P1_AUDIO1_RX_LINEARPOSITIONCNTR_HIGH         0x0003A60
#define ACP_P1_AUDIO1_RX_LINEARPOSITIONCNTR_LOW          0x0003A64
#define ACP_P1_AUDIO1_RX_INTR_WATERMARK_SIZE             0x0003A68
#define ACP_P1_AUDIO1_TX_RINGBUFADDR                     0x0003A6C
#define ACP_P1_AUDIO1_TX_RINGBUFSIZE                     0x0003A70
#define ACP_P1_AUDIO1_TX_LINKPOSITIONCNTR                0x0003A74
#define ACP_P1_AUDIO1_TX_FIFOADDR                        0x0003A78
#define ACP_P1_AUDIO1_TX_FIFOSIZE                        0x0003A7C
#define ACP_P1_AUDIO1_TX_DMA_SIZE                        0x0003A80
#define ACP_P1_AUDIO1_TX_LINEARPOSITIONCNTR_HIGH         0x0003A84
#define ACP_P1_AUDIO1_TX_LINEARPOSITIONCNTR_LOW          0x0003A88
#define ACP_P1_AUDIO1_TX_INTR_WATERMARK_SIZE             0x0003A8C
#define ACP_P1_AUDIO2_RX_RINGBUFADDR                     0x0003A90
#define ACP_P1_AUDIO2_RX_RINGBUFSIZE                     0x0003A94
#define ACP_P1_AUDIO2_RX_LINKPOSITIONCNTR                0x0003A98
#define ACP_P1_AUDIO2_RX_FIFOADDR                        0x0003A9C
#define ACP_P1_AUDIO2_RX_FIFOSIZE                        0x0003AA0
#define ACP_P1_AUDIO2_RX_DMA_SIZE                        0x0003AA4
#define ACP_P1_AUDIO2_RX_LINEARPOSITIONCNTR_HIGH         0x0003AA8
#define ACP_P1_AUDIO2_RX_LINEARPOSITIONCNTR_LOW          0x0003AAC
#define ACP_P1_AUDIO2_RX_INTR_WATERMARK_SIZE             0x0003AB0
#define ACP_P1_AUDIO2_TX_RINGBUFADDR                     0x0003AB4
#define ACP_P1_AUDIO2_TX_RINGBUFSIZE                     0x0003AB8
#define ACP_P1_AUDIO2_TX_LINKPOSITIONCNTR                0x0003ABC
#define ACP_P1_AUDIO2_TX_FIFOADDR                        0x0003AC0
#define ACP_P1_AUDIO2_TX_FIFOSIZE                        0x0003AC4
#define ACP_P1_AUDIO2_TX_DMA_SIZE                        0x0003AC8
#define ACP_P1_AUDIO2_TX_LINEARPOSITIONCNTR_HIGH         0x0003ACC
#define ACP_P1_AUDIO2_TX_LINEARPOSITIONCNTR_LOW          0x0003AD0
#define ACP_P1_AUDIO2_TX_INTR_WATERMARK_SIZE             0x0003AD4

/* Registers from ACP_SW1_SWCLK block */
#define ACP_SW1_EN                                       0x0003C00
#define ACP_SW1_EN_STATUS                                0x0003C04
#define ACP_SW1_FRAMESIZE                                0x0003C08
#define ACP_SW1_SSP_COUNTER                              0x0003C0C
#define ACP_SW1_AUDIO1_TX_EN                             0x0003C50
#define ACP_SW1_AUDIO1_TX_EN_STATUS                      0x0003C54
#define ACP_SW1_AUDIO1_TX_FRAME_FORMAT                   0x0003C58
#define ACP_SW1_AUDIO1_TX_SAMPLEINTERVAL                 0x0003C5C
#define ACP_SW1_AUDIO1_TX_HCTRL                          0x0003C60
#define ACP_SW1_AUDIO1_TX_OFFSET                         0x0003C64
#define ACP_SW1_AUDIO1_TX_CHANNEL_ENABLE_DP0             0x0003C68
#define ACP_SW1_AUDIO1_RX_EN                             0x0003D28
#define ACP_SW1_AUDIO1_RX_EN_STATUS                      0x0003D2C
#define ACP_SW1_AUDIO1_RX_FRAME_FORMAT                   0x0003D30
#define ACP_SW1_AUDIO1_RX_SAMPLEINTERVAL                 0x0003D34
#define ACP_SW1_AUDIO1_RX_HCTRL                          0x0003D38
#define ACP_SW1_AUDIO1_RX_OFFSET                         0x0003D3C
#define ACP_SW1_AUDIO1_RX_CHANNEL_ENABLE_DP0             0x0003D40
#define ACP_SW1_BPT_PORT_EN                              0x0003D60
#define ACP_SW1_BPT_PORT_EN_STATUS                       0x0003D64
#define ACP_SW1_BPT_PORT_FRAME_FORMAT                    0x0003D68
#define ACP_SW1_BPT_PORT_SAMPLEINTERVAL                  0x0003D6C
#define ACP_SW1_BPT_PORT_HCTRL                           0x0003D70
#define ACP_SW1_BPT_PORT_OFFSET                          0x0003D74
#define ACP_SW1_BPT_PORT_CHANNEL_ENABLE                  0x0003D78
#define ACP_SW1_BPT_PORT_FIRST_BYTE_ADDR                 0x0003D7C
#define ACP_SW1_CLK_RESUME_CTRL                          0x0003D80
#define ACP_SW1_CLK_RESUME_DELAY_CNTR                    0x0003D84
#define ACP_SW1_BUS_RESET_CTRL                           0x0003D88
#define ACP_SW1_PRBS_ERR_STATUS                          0x0003D8C

/* Registers from ACP_SW1_ACLK block */
#define ACP_SW1_CORB_BASE_ADDRESS                       0x0003E00
#define ACP_SW1_CORB_WRITE_POINTER                      0x0003E04
#define ACP_SW1_CORB_READ_POINTER                       0x0003E08
#define ACP_SW1_CORB_CONTROL                            0x0003E0C
#define ACP_SW1_CORB_SIZE                               0x0003E14
#define ACP_SW1_RIRB_BASE_ADDRESS                       0x0003E18
#define ACP_SW1_RIRB_WRITE_POINTER                      0x0003E1C
#define ACP_SW1_RIRB_RESPONSE_INTERRUPT_COUNT           0x0003E20
#define ACP_SW1_RIRB_CONTROL                            0x0003E24
#define ACP_SW1_RIRB_SIZE                               0x0003E28
#define ACP_SW1_RIRB_FIFO_MIN_THDL                      0x0003E2C
#define ACP_SW1_IMM_CMD_UPPER_WORD                      0x0003E30
#define ACP_SW1_IMM_CMD_LOWER_QWORD                     0x0003E34
#define ACP_SW1_IMM_RESP_UPPER_WORD                     0x0003E38
#define ACP_SW1_IMM_RESP_LOWER_QWORD                    0x0003E3C
#define ACP_SW1_IMM_CMD_STS                             0x0003E40
#define ACP_SW1_BRA_BASE_ADDRESS                        0x0003E44
#define ACP_SW1_BRA_TRANSFER_SIZE                       0x0003E48
#define ACP_SW1_BRA_DMA_BUSY                            0x0003E4C
#define ACP_SW1_BRA_RESP                                0x0003E50
#define ACP_SW1_BRA_RESP_FRAME_ADDR                     0x0003E54
#define ACP_SW1_BRA_CURRENT_TRANSFER_SIZE               0x0003E58
#define ACP_SW1_STATECHANGE_STATUS_0TO7                 0x0003E5C
#define ACP_SW1_STATECHANGE_STATUS_8TO11                0x0003E60
#define ACP_SW1_STATECHANGE_STATUS_MASK_0TO7            0x0003E64
#define ACP_SW1_STATECHANGE_STATUS_MASK_8TO11           0x0003E68
#define ACP_SW1_CLK_FREQUENCY_CTRL                      0x0003E6C
#define ACP_SW1_ERROR_INTR_MASK                         0x0003E70
#define ACP_SW1_PHY_TEST_MODE_DATA_OFF                  0x0003E74

/* Registers from ACP_SCRATCH block */
#define ACP_SCRATCH_REG_0                               0x0010000

#endif